# IM4G16D4GBB 4Gbit DDR4 SDRAM 8 BANKS X 32Mbit X 16

ATASHEET

| Ordering Speed Code                               | -093      | -083      | -075      |
|---------------------------------------------------|-----------|-----------|-----------|
|                                                   | DDR4-2133 | DDR4-2400 | DDR4-2666 |
| Clock Cycle Time (t <sub>CK9</sub> , CWL=9)       | 1.5 ns    | -         | -         |
| Clock Cycle Time (t <sub>CK10</sub> , CWL=9)      | -         | 1.5 ns    | 1.5 ns    |
| Clock Cycle Time (t <sub>CK11</sub> , CWL=9, 11)  | 1.25 ns   | 1.25 ns   | 1.25 ns   |
| Clock Cycle Time (t <sub>CK12</sub> , CWL=9, 11)  | 1.25 ns   | 1.25 ns   | 1.25 ns   |
| Clock Cycle Time (t <sub>CK13</sub> , CWL=10, 12) | 1.071 ns  | 1.071 ns  | 1.071 ns  |
| Clock Cycle Time (t <sub>CK14</sub> , CWL=10, 12) | 1.071 ns  | 1.071 ns  | 1.071 ns  |
| Clock Cycle Time (t <sub>CK15</sub> , CWL=11, 14) | 0.937 ns  | 0.937 ns  | 0.937 ns  |
| Clock Cycle Time (t <sub>CK16</sub> , CWL=11, 14) | 0.937ns   | 0.937 ns  | 0.937 ns  |
| Clock Cycle Time (t <sub>CK17</sub> , CWL=12, 16) | -         | 0.833 ns  | 0.833 ns  |
| Clock Cycle Time (t <sub>CK18</sub> , CWL=12, 16) | -         | 0.833 ns  | 0.833 ns  |
| Clock Cycle Time (t <sub>CK19</sub> , CWL=14, 18) | -         | -         | 0.75 ns   |
| Clock Cycle Time (t <sub>CK20</sub> , CWL=14, 18) | -         | -         | 0.75 ns   |
| System Frequency (f <sub>ck max</sub> )           | 1067 MHz  | 1200 MHz  | 1333 MHz  |

### Specifications

- Density: 4Gbits
- Organization:
  - 8 banks x 32M words x 16 bits
- Package:
  - 96-ball FBGA for x16
  - Lead-free
- Power supply (JEDEC standard 1.2V)
  - $V_{DD} = 1.2 \pm 0.06 V$
  - $V_{PP} = 2.5V (2.375V 2.75V)$
- Data rate: 2133Mbps/2400Mbps/2666Mbps
- 8 internal banks
  - 8 banks (4 banks x 2 bank groups) for x16 product
- Interface: Pseudo Open Drain (POD)
- Burst lengths (BL): 8 and 4 with Burst Chop (BC)
- CAS Latency (CL): 9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19, 20
- CAS Write Latency (CWL): 9, 10, 11, 12, 14, 16, 18
- On-Die Termination (ODT): nom. Values of RZQ/7, RZQ/5 (RZQ = 240Ω)
- Precharge: auto precharge option for each burst access
- Refresh: auto-refresh, self-refresh
- Refresh cycles:
  - Average refresh period

Commercial: 7.8  $\mu s$  at 0°C  $\leq$  Tcase  $\leq$  +85°C

```
3.9 µs at +85°C < Tcase ≤ +95°C
```

```
Industrial: 7.8 \mus at -40°C \leq Tcase \leq +85°C
```

```
3.9 us at +85°C < Tcase ≤ +95°C
```

- Operating case temperature range
  - Commercial:  $0^{\circ}C \leq Tcase \leq +95^{\circ}C$
  - Industrial: -40°C  $\leq$  Tcase  $\leq$  +95°C

# Option

Marking

|   | Configuration                                       | _               |
|---|-----------------------------------------------------|-----------------|
| • | Configuration                                       |                 |
|   | <ul> <li>256Mx16 (8 banks x 32Mbit x 16)</li> </ul> | 4G16            |
| • | Package                                             |                 |
|   | - 96-ball FBGA                                      | В               |
| • | Leaded/Lead-free                                    |                 |
|   | - Leaded                                            | <blank></blank> |
|   | - Lead-free/RoHS                                    | G               |
| • | Speed/Cycle Time                                    |                 |
|   | - 0.937 ns @ CL15 (DDR4-2133)                       | -093            |
|   | - 0.833 ns @ CL17 (DDR4-2400)                       | -083            |
|   | - 0.75 ns @ CL19 (DDR4-2666)                        | -075            |
| • | Temperature                                         |                 |
|   | <ul> <li>Commercial 0°C to +95°C Tcase</li> </ul>   | <blank></blank> |
|   | <ul> <li>Industrial -40°C to +95°C Tcase</li> </ul> | I               |

Example Part Number: IM4G16D4GBBG-075I



**BEYOND LIMITS** 





### Features

- Double-data-rate architecture; two data transfers per clock cycle
- The high-speed data transfer is realized by the 8 bits prefetch pipe-lined architecture
- Bi-directional differential data strobe (DQS and DQS) is transmitted/received with data for capturing data at the receiver
- DQS is edge-aligned with data for READs; center-aligned with data for WRITEs
- Differential clock inputs (CK and  $\overline{CK}$ )
- DLL aligns DQ and DQS transitions with CK transitions
- · Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
- Data mask (DM) for write data
- Write Cyclic Redundancy Code (CRC) for DQ error detect and inform it to controller during high-speed operation
- Data Bus Inversion (DBI)
  - Improve the power consumption and signal integrity of the memory interface
- Programmable preamble is supported both of  $1t_{\text{CK}}$  and  $2t_{\text{CK}}$  mode
- Command Address (CA) Parity for command/address signal error detect and inform it to controller
- V<sub>REFDQ</sub> training
  - $V_{\text{REFDQ}}$  generate inside DRAM and further train per DRAM
- Per DRAM Addressability (PDA)
  - Each DRAM can be set a different mode register value individually and has individual adjustment
- Fine granularity refresh
  - 2x, 4x mode for smaller  $t_{\mbox{\scriptsize RFC}}$
- Maximum power saving mode for the lowest power consumption with no internal refresh activity
- Programmable Partial Array Self-Refresh (PASR)
- RESET pin for Power-up sequence and reset function



### Part Number Information



IC Revision

B = Revision B

### 4Gb DDR4 SDRAM Addressing

| Configuration      | 256Mb x 16 |
|--------------------|------------|
| # of Bank          | 8          |
| Bank group address | BG0        |
| Bank address       | BA0 ~ BA1  |
| Row Address        | A0 ~ A14   |
| Column Address     | A0 ~ A9    |
| Page size          | 2 KB       |



## **Pin Configurations**

# 96-ball FBGA (x16 configuration)

|   |   | 1                  | 2                | 3               | 4 | 5 | 6 | 7               | 8                |  |
|---|---|--------------------|------------------|-----------------|---|---|---|-----------------|------------------|--|
| Г |   |                    |                  |                 | 1 |   | 1 |                 |                  |  |
|   | A | V <sub>DDQ</sub>   | V <sub>SSQ</sub> | DQU0            |   |   |   | DQSU            | V <sub>SSQ</sub> |  |
|   | В | V <sub>PP</sub>    | V <sub>SS</sub>  | V <sub>DD</sub> |   |   |   | DQSU            | DQU1             |  |
|   | С | $V_{\text{DDQ}}$   | DQU4             | DQU2            |   |   |   | DQU3            | DQU5             |  |
|   | D | $V_{\text{DD}}$    | $V_{\text{SSQ}}$ | DQU6            |   |   |   | DQU7            | $V_{\text{SSQ}}$ |  |
|   | E | $V_{\text{SS}}$    | DMU/<br>DBIU     | $V_{SSQ}$       |   |   |   | DML/<br>DBIL    | V <sub>SSQ</sub> |  |
|   | F | $V_{SSQ}$          | $V_{\text{DDQ}}$ | DQSL            |   |   |   | DQL1            | $V_{\text{DDQ}}$ |  |
|   | G | $V_{\text{DDQ}}$   | DQL0             | DQSL            |   |   |   | $V_{\text{DD}}$ | V <sub>SS</sub>  |  |
|   | н | V <sub>SSQ</sub>   | DQL4             | DQL2            |   |   |   | DQL3            | DQL5             |  |
|   | J | V <sub>DD</sub>    | $V_{\text{DDQ}}$ | DQL6            |   |   |   | DQL7            | $V_{\text{DDQ}}$ |  |
|   | К | V <sub>SS</sub>    | CKE              | ODT             |   |   |   | СК              | CK               |  |
|   | L | V <sub>DD</sub>    | WE/A14           | ACT             |   |   |   | CS              | RAS              |  |
|   | М | V <sub>REFCA</sub> | BG0              | A10/AP          |   |   |   | A12/BC          | CAS              |  |
|   | N | V <sub>SS</sub>    | BA0              | A4              |   |   |   | A3              | BA1              |  |
|   | Р | RESET              | A6               | A0              |   |   |   | A1              | A5               |  |
|   | R | $V_{\text{DD}}$    | A8               | A2              |   |   |   | A9              | A7               |  |
|   | Т | $V_{\text{SS}}$    | A11              | PAR             |   |   |   | NC              | A13              |  |
|   |   |                    |                  |                 |   |   |   |                 |                  |  |

Ball Location (x16)

- Populated ball
- Ball not populated

Top view

(See the balls through the package)

| 10 | ) |   | A1 | 3                                       |     | VDD |   |   | Т |
|----|---|---|----|-----------------------------------------|-----|-----|---|---|---|
|    | 1 | 2 | 3  | 4                                       | 5   | 6   | 7 | 8 | 9 |
| ſ  | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | • | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | • | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | ٠ | ٠ | ٠  | +                                       | +   | +   | ٠ | ٠ | ٠ |
|    | • | ٠ | •  | +                                       | +   | +   | • | • | • |
|    | • | • | •  | +                                       | +   | +   | • | • | • |
|    | • | • | •  | +                                       | +   | +   | • | • | • |
|    | • | • | •  | +                                       | +   | +   | • | • | • |
|    | • | • | •  | +++++++++++++++++++++++++++++++++++++++ | +++ | +++ | • | • | • |
|    | • | • | •  | +                                       | +   | +   | • | • |   |
|    | • | • | •  | т                                       | т   | т   | • | • | • |

А

В

С

D

EFGHJKLMPRT

9

 $V_{\text{DDQ}}$ 

V<sub>DD</sub>

 $V_{DDQ}$  $V_{SS}$ 

ZQ

 $V_{\text{DDQ}}$ 

 $V_{SSQ}$  $V_{DD}$ 

 $V_{SS}$  $V_{DD}$ 

 $V_{\text{SS}}$ 

TEN

ALERT

 $V_{\mathsf{PP}}$ 

A B

C D

Е

F

G H

J K

L

М

Ν

P R



# INTELLIGENT MEMORY

# Signal Pin Description

| Pin                  | Туре             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, CK               | Input            | <b>Clock:</b> CK and $\overline{CK}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of $\overline{CK}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CKE                  | Input            | <b>Clock Enable:</b> CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh oper-ation (all banks idle), or Active Power-Down (Row Active in any bank). CKE is asynchronous for self refresh exit. After VREFCA has become stable during the power on and initialization sequence, it must be maintained during all operations (including Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, CK, ODT and CKE are disabled during power- down. Input buffers, excluding CKE, are disabled during Self -Refresh.                                                                    |
| CS                   | Input            | <b>Chip Select:</b> All commands are masked when $\overline{CS}$ is registered HIGH. $\overline{CS}$ provides for external Rank selection on systems with multiple Ranks. $\overline{CS}$ is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ODT                  | Input            | <b>On Die Termination:</b> ODT (registered HIGH) enables RTT_NOM termination resistance internal to the DDR4 SDRAM. When enabled, ODT is only applied to each DQ, DQS, DQS and DM/DBI/TDQS, NU/TDQS (When TDQS is enabled via Mode Register A11=1 in MR1) signal for x8 configurations. The ODT pin will be ignored if MR1 is programmed to disable RTT_NOM.                                                                                                                                                                                                                                                                                                                                                                                                       |
| ACT                  | Input            | Activation Command Input: $\overrightarrow{ACT}$ defines the Activation command being entered along with $\overrightarrow{CS}$ . The input into $\overrightarrow{RAS}$ /A16, $\overrightarrow{CAS}$ /A15 and $\overrightarrow{WE}$ /A14 will be considered as Row Address A16, A15 and A14.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RAS<br>CAS<br>WE/A14 | Input            | <b>Command Inputs:</b> $\overrightarrow{\text{RAS}}$ , $\overrightarrow{\text{CAS}}$ and $\overrightarrow{\text{WE}}$ /A14 (along with $\overrightarrow{\text{CS}}$ ) define the command being entered. Those pins have multi function. For example, for activation with $\overrightarrow{\text{ACT}}$ Low, those are Addressing like A14 but for non-activation command with $\overrightarrow{\text{ACT}}$ High, those are Command pins for Read, Write and other command defined in command truth table.                                                                                                                                                                                                                                                         |
| DM, DBI,<br>TDQS     | Input/<br>Output | <b>Input Data Mask and Data Bus Inversion:</b> $\overrightarrow{DM}$ is an input mask signal for write data. Input data is masked when $\overrightarrow{DM}$ is sampled LOW coincident with that input data during a Write access. $\overrightarrow{DM}$ is sampled on both edges of DQS. DM is muxed with DBI function by Mode Register A10, A11, A12 setting in MR5. For x8 device, the function of DM or TDQS is enabled by Mode Register A11 setting in MR1. $\overrightarrow{DBI}$ is an input/output identifying whether to store/output the true or inverted data. If $\overrightarrow{DBI}$ is LOW, the data will be stored/output after inversion inside the DDR4 SDRAM and not inverted if $\overrightarrow{DBI}$ is HIGH. TDQS is only supported in X8. |
| BG0 – BG1            | Input            | <b>Bank Group Inputs:</b> BG0 – BG1 define to which bank group an Active, Read, Write or Precharge command is being applied. BG0 also determines which mode register is to be accessed during a MRS cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BA0 – BA1            | Input            | <b>Bank Address Inputs:</b> BA0 – BA1 define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a MRS cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| A0 – A14             | Input            | Address Inputs: Provided the row address for ACTIVATE Commands and the column address for Read / Write commands to select one location out of the memory array in the respective bank. (A10/AP and A12/BC, RAS, CAS, WE/A14 have additional functions, see other rows. The address inputs also provide the op-code during Mode Register Set commands.                                                                                                                                                                                                                                                                                                                                                                                                              |
| A10 / AP             | Input            | Auto-precharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH: Autoprecharge; LOW: No Autoprecharge). A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.                                                                                                                                                                                                                                                                                                                              |



| Pin                | Туре             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A12 / BC           | Input            | <b>Burst Chop:</b> A12/BC is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (HIGH: no burst chop, LOW: burst chopped). See command truth table for details.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RESET              | Input            | Active Low Asynchronous Reset: Reset is active when $\overrightarrow{\text{RESET}}$ is LOW, and inactive when $\overrightarrow{\text{RESET}}$ is HIGH.<br>$\overrightarrow{\text{RESET}}$ must be HIGH during normal operation. $\overrightarrow{\text{RESET}}$ is a CMOS rail to rail signal with DC high and low at<br>80% and 20% of V <sub>DD</sub> .                                                                                                                                                                                                                                                                                     |
| DQ                 | Input/<br>Output | <b>Data Input/ Output:</b> Bi-directional data bus. If CRC is enabled via Mode register then CRC code is added at the end of Data Burst. Any DQ from DQ0-DQ3 may indicate the internal V <sub>ref</sub> level during test via Mode Register Setting MR4 A4=High. During this mode, RTT value should be set to Hi-Z. Refer to vendor specific datasheets to determine which DQ is used.                                                                                                                                                                                                                                                        |
| DQS, DQS           | Input/<br>Output | <b>Data Strobe:</b> Output with read data, input with write data. Edge-aligned with read data, centered in write data. The data strobe DQS is paired with differential signals DQS respectively, to provide differential pair signaling to the system during reads and writes. DDR4 SDRAM supports differential data strobe only and does not support single-ended.                                                                                                                                                                                                                                                                           |
| TDQS, TDQS         | Output           | <b>Termination Data Strobe:</b> TDQS/TDQS is applicable for x8 DRAMs only. When enabled via Mode Register A11 = 0 in MR1, the DRAM will enable the same termination resistance function on TDQS/TDQS that is applied to DQS/DQS. When disabled via mode register A11 = 0 in MR1, DM/DBI/TDQS will provide the data mask function or Data Bus Inversion depending on MR5; A11, A12, A10 and TDQS is not used.                                                                                                                                                                                                                                  |
| PAR                | Input            | <b>Command and Address Parity Input:</b> DDR4 Supports Even Parity check in DRAM with MR setting. Once it's enabled via Register in MR5, then DRAM calculates Parity with ACT, RAS/A16, CAS/A15, WE/A14,BG0-BG1,BA0-BA1 and A16-A0. Command and address inputs shall have parity check performed when commands are latched via the rising edge of CK and when $\overline{CS}$ is low.                                                                                                                                                                                                                                                         |
| ALERT              | Input/<br>Output | Alert: It has multi functions such as CRC error flag, Command and Address Parity error flag as Output signal. If there is error in CRC, then $\overline{\text{ALERT}}$ goes LOW for the period time interval and goes back HIGH. If there is error in Command Address Parity Check, then $\overline{\text{ALERT}}$ goes LOW for relatively long period until on going DRAM internal recovery transaction to complete. During Connectivity Test mode, this pin works as input. Using this signal or not is dependent on system. In case of not connected as Signal, $\overline{\text{ALERT}}$ Pin must be bounded to V <sub>DD</sub> on board. |
| NC                 |                  | No connect: No internal electrical connection is present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>DDQ</sub>   | Supply           | DQ Power Supply: 1.2V +/- 0.06V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>SSQ</sub>   | Supply           | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>DD</sub>    | Supply           | Power Supply: 1.2V +/- 0.06V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>SS</sub>    | Supply           | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>PP</sub>    | Supply           | DRAM Activating Power Supply: 2.5V (2.375V min, 2.75V max)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| V <sub>REFCA</sub> | Supply           | Reference voltage for CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ZQ                 | Supply           | Reference Pin for ZQ calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Note: Input only p | ins (BG0-BG      | 1, BA0-BA1, A0-A14, ACT, RAS, CAS, WE/A14, CS, CKE, ODT, and RESET) do not supply termination.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



## Simplified State Diagram



Datasheet Version 1.0



REYOND LIMITS

## **Basic Functionality**

The DDR4 SDRAM is high-speed dynamic random-access memory internally configured as sixteen-banks, 4 bank group with 4 banks for each bank group for x8 and eight-banks, 2 bank group with 4 banks for each bankgroup for x16 DRAM.

The DDR4 SDRAM uses a 8n prefetch architecture to achieve high-speed operation. The 8n prefetch architecture is combined with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR4 SDRAM consists of a single 8n-bit wide, four clock data transfer at the internal DRAM core and eight corresponding n-bit wide, one-half clock cycle data transfer at the I/O pins.

Read and write operation to the DDR4 SDRAM are burst oriented, start at a selected location, and continue for a burst length of eight or a 'chopped' burst of four in programmed sequence. Operation begins with the registration of an ACTIVATE Command, which is then followed by a Read or Write command. The address bits registered coincident with the ACTIVATE Command are used to select the bank and row to be activated (BG0-BG1 in x8 select the bankgroup; BA0-BA1 select the bank; A0-A14 select the row; refer to "DDR4 SDRAM Addressing" on Section 2.8 for specific requirements). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst operation, determine if the auto precharge command is to be issued (via A10), and select BC4 or BL8 mode 'on the fly' (via A12) if enabled in the mode register.

Prior to normal operation, the DDR4 SDRAM must be powered up and initialized in a predefined manner.

The following sections provide detailed information covering device reset and initialization, register definition, command descriptions, and device operation.

### **RESET and Initialization Procedure**

For power-up and reset initialization, in order to prevent DRAM from functioning improperly default values for the following MR settings need to be defined.

Gear down mode (MR3 A[3]) : 0 = 1/2 Rate Per DRAM Addressability (MR3 A[4]) : 0 = Disable Max Power Saving Mode (MR4 A[1]) : 0 = Disable CS to Command/Address Latency (MR4 A[8:6]) : 000 = Disable CA Parity Latency Mode (MR5 A[2:0]) : 000 = Disable Hard Post Package Repair mode (MR4 A[13]) : 0 = Disable Soft Post Package Repair mode (MR4 A[5]) : 0 = Disable

### Power-up and Initialization Sequence

The following sequence is required for POWER UP and Initialization.

- 1. Apply power (RESET and TEN are recommended to be maintained below 0.2 x V<sub>DD</sub>; all other inputs may be undefined). RESET needs to be maintained below 0.2 x V<sub>DD</sub> for minimum 200µs with stable power and TEN needs to be maintained below 0.2 x V<sub>DD</sub> for minimum 700µs with stable power. CKE is pulled "Low" anytime before RESET being de-asserted (min. time 10ns). The power voltage ramp time between 300mV to V<sub>DD</sub> min must be greater than 200ms; and during the ramp. V<sub>DD</sub>≥V<sub>DDQ</sub> and (V<sub>DD</sub>-V<sub>DDQ</sub>) < 0.3V. V<sub>PP</sub> must ramp at the same time or earlier than V<sub>DD</sub> and V<sub>PP</sub> must be equal to or higher than V<sub>DD</sub> at all times.
- $V_{\text{DD}}$  and  $V_{\text{DDQ}}$  are driven from a single power converter output, AND
- The voltage levels on all pins other than  $V_{DD}$ ,  $V_{DDQ}$ ,  $V_{SS}$ ,  $V_{SSQ}$  must be less than or equal to  $V_{DDQ}$  and  $V_{DD}$  on one side and must be larger than or equal to  $V_{SSQ}$  and  $V_{SS}$  on the other side. In addition,  $V_{TT}$  is limited to 0.76V max once power ramp is finished, AND
- $V_{\text{REFCA}}$  tracks  $V_{\text{DD}}/2$ .

Or

- Apply  $V_{DD}$  without any slope reversal before or at the same time as  $V_{DDQ}$ .
- Apply  $V_{DDQ}$  without any slope reversal before or at the same time as  $V_{TT}$  &  $V_{REFCA}$ .
- Apply  $V_{PP}$  without any slope reversal before or at the same time as  $V_{DD}$ .
- The voltage levels on all pins other than V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, V<sub>SSQ</sub> must be less than or equal to V<sub>DDQ</sub> and V<sub>DD</sub> on one side and must be larger than or equal to V<sub>SSQ</sub> and V<sub>SS</sub> on the other side.
- 2. After RESET is deasserted, wait for another 500us until CKE becomes active. During this time, the DRAM will start internal initialization; this will be done independently of external clocks.
- 3. Clocks (CK, CK) need to be started and stabilized for at least 10ns or 5t<sub>CK</sub> (which is larger) before CKE goes active. Since CKE is a synchronous signal, the corresponding setup time to clock (t<sub>IS</sub>) must be met. Also a Deselect command must be registered (with t<sub>IS</sub> set up time to clock) at clock edge Td. Once the CKE registered "High" after Reset, CKE needs to be continuously registered "High" until the initialization sequences finished, including expiration of t<sub>DLLK</sub> and t<sub>ZQint</sub>.
- 4. The DDR4 SDRAM keeps its on-die termination in high-impedance state as long as RESET is asserted. Further, the SDRAM keeps its ondie termination in high impedance state after RESET deassertion until CKE is registered HIGH. The ODT input signal may be in undefined



state until  $t_{IS}$  before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1 the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power up initialization sequence is finished, including the expiration of  $t_{DLLK}$  and  $t_{ZQinit}$ .

- 5. After CKE is being registered high, wait minimum of Reset CKE Exit time, t<sub>XPR</sub>, before issuing the first MRS command to load mode register.(t<sub>XPR</sub>=Max(t<sub>XS</sub>, 5t<sub>CK</sub>))
- 6. Issue MRS Command to load MR3 with all application settings. (To issue MRS command for MR3, provide "Low" to BG0, "High" to BA1, BA0.)
- 7. Issue MRS Command to load MR6 with all application settings. (To issue MRS command for MR6, provide "Low" to BA0, "High" to BG0, BA1.)
- 8. Issue MRS Command to load MR5 with all application settings. (To issue MRS command for MR5, provide "Low" to BA1, "High" to BG0, BA0.)
- 9. Issue MRS Command to load MR4 with all application settings. (To issue MRS command for MR4, provide "Low" to BA1, BA0, "High" to BG0.)
- 10. Issue MRS Command to load MR2 with all application settings. (To issue MRS command for MR2, provide "Low" to BG0, BA0, "High" to BA1.)
- 11. Issue MRS Command to load MR1 with all application settings. (To issue MRS command for MR1, provide "Low" to BG0, BA1, "High" to BA0.)
- 12. Issue MRS Command to load MR0 with all application settings. (To issue MRS command for MR0, provide "Low" to BG0, BA1, BA0.)
- 13. Issue ZQCL command to starting ZQ calibration.
- 14. Wait for both  $t_{\mathsf{DLLK}}$  and  $t_{\mathsf{ZQ}\,\textsc{init}}$  completed.

S

15. The DDR4 SDRAM is now ready for Read/Write training (include  $V_{ref}$  training and Write leveling).



NOTE 1 From time point 'Td' until 'Tk', DES commands must be applied between MRS and ZQCL commands. NOTE 2 MRS Commands must be issued to all Mode Registers that have defined settings.

RESET and Initialization Sequence at Power-on Ramping



#### V<sub>DD</sub> Slew rate at Power-up Initialization Sequence

| Symbol                           | Min   | Мах | Units             |
|----------------------------------|-------|-----|-------------------|
| V <sub>DD</sub> _sl <sup>a</sup> | 0.004 | 600 | V/ms <sup>b</sup> |
| V <sub>DD</sub> _on <sup>a</sup> | -     | 200 | ms°               |

a. Measurement made between 300mV and 80%  $V_{\mbox{\scriptsize DD}}$  minimum.

b. 20MHz bandlimited measurement.

c. Maximum time to ramp  $V_{\mbox{\tiny DD}}$  from 300mV to  $V_{\mbox{\tiny DD}}$  minimum.

### Reset Initialization with Stable Power

The following sequence is required for RESET at no power interruption.

- 1. Asserted RESET below 0.2 \* V<sub>DD</sub> anytime when reset is needed (all other inputs may be undefined). RESET needs to be maintained for minimum t<sub>PW\_RESET</sub>. CKE is pulled "LOW" before RESET being de-asserted (min. time 10ns).
- 2. Follow steps 2 to 10 in "Power-up Initialization Sequence".
- 3. The Reset sequence is now completed, DDR4 SDRAM is ready for Read/Write training (include V<sub>ref</sub> training and Write leveling).



NOTE 1 From time point 'Td' until 'Tk', DES commands must be applied between MRS and ZQCL commands NOTE 2 MRS Commands must be issued to all Mode Registers that have defined settings.

Reset Procedure at Power Stable



### Mode Register MR0

| Address        | Operating Mode            | Description                                                                                                                                             |
|----------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| BG1            | RFU                       | 0 = must be programmed to 0 during MRS                                                                                                                  |
|                |                           | 000 = MR0<br>001 = MR1                                                                                                                                  |
|                |                           | 010 = MR2<br>011 = MR3                                                                                                                                  |
| BG0, BA1:BA0   | MR Select                 | 100 = MR4                                                                                                                                               |
|                |                           | 101 = MR5                                                                                                                                               |
|                |                           | 110 = MR6                                                                                                                                               |
|                |                           | 111 = RCW <sup>1</sup>                                                                                                                                  |
| A17            | RFU                       | 0 = must be programmed to 0 during MRS                                                                                                                  |
| A13⁵, A11:A9   | WR and RTP <sup>2,3</sup> | Write Recovery and Read to Precharge for auto precharge (see Table Write Recovery and Read to Precharge (cycles))                                       |
| A8             | DLL Reset                 | 0 = No<br>1 = Yes                                                                                                                                       |
| A7             | ТМ                        | 0 = Normal<br>1 = Test                                                                                                                                  |
| A12, A6:A4, A2 | CAS Latency <sup>4</sup>  | (see Table CAS Latency)                                                                                                                                 |
| A3             | Read Burst Type           | 0 = Sequential<br>1 = Interleave                                                                                                                        |
| A1:A0          | Burst Length              | 00 = 8 (Fixed), Abbreviated BL8MRS<br>01 = BC4 or 8 (on the fly), Abbreviated BC4OTF or BL8OTF<br>10 = BC4 (Fixed), Abbreviated BC4MRS<br>11 = Reserved |

Notes:

1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond. When RFU MR code setting is inputted, DRAM operation is not defined.

2. WR (write recovery for autoprecharge)min in clock cycles is calculated following rounding algorithm. The WR value in the mode register must be programmed to be equal or larger than WRmin. The programmed WR value is used with the to determine total.

3. The table shows the encodings for Write Recovery and internal Read command to Precharge command delay. For actual Write recovery timing, please refer to AC timing table.

4. The table only shows the encodings for a given CAS Latency. For actual supported CAS Latency, please refer to speed bin tables for each frequency. CAS Latency controlled by A12 is optional for 4Gb device.

5. A13 for WR and RTP setting is optional for 4Gb.

### Write Recovery and Read to Precharge (cycles)

| A13 | A11 | A10 | A9 | WR       | RTP      |
|-----|-----|-----|----|----------|----------|
| 0   | 0   | 0   | 0  | 10       | 5        |
| 0   | 0   | 0   | 1  | 12       | 6        |
| 0   | 0   | 1   | 0  | 14       | 7        |
| 0   | 0   | 1   | 1  | 16       | 8        |
| 0   | 1   | 0   | 0  | 18       | 9        |
| 0   | 1   | 0   | 1  | 20       | 10       |
| 0   | 1   | 1   | 0  | 24       | 12       |
| 0   | 1   | 1   | 1  | 22       | 11       |
| 1   | 0   | 0   | 0  | 26       | 13       |
| 1   | 0   | 0   | 1  | Reserved | Reserved |
| 1   | 0   | 1   | 0  | Reserved | Reserved |
| 1   | 0   | 1   | 1  | Reserved | Reserved |
| 1   | 1   | 0   | 0  | Reserved | Reserved |
| 1   | 1   | 0   | 1  | Reserved | Reserved |
| 1   | 1   | 1   | 0  | Reserved | Reserved |
| 1   | 1   | 1   | 1  | Reserved | Reserved |



# CAS Latency

| A12 | A6 | A5 | Α4 | A2 | CAS Latency             |
|-----|----|----|----|----|-------------------------|
| 0   | 0  | 0  | 0  | 0  | 9                       |
| 0   | 0  | 0  | 0  | 1  | 10                      |
| 0   | 0  | 0  | 1  | 0  | 11                      |
| 0   | 0  | 0  | 1  | 1  | 12                      |
| 0   | 0  | 1  | 0  | 0  | 13                      |
| 0   | 0  | 1  | 0  | 1  | 14                      |
| 0   | 0  | 1  | 1  | 0  | 15                      |
| 0   | 0  | 1  | 1  | 1  | 16                      |
| 0   | 1  | 0  | 0  | 0  | 18                      |
| 0   | 1  | 0  | 0  | 1  | 20                      |
| 0   | 1  | 0  | 1  | 0  | 22                      |
| 0   | 1  | 0  | 1  | 1  | 24                      |
| 0   | 1  | 1  | 0  | 0  | 23                      |
| 0   | 1  | 1  | 0  | 1  | 17                      |
| 0   | 1  | 1  | 1  | 0  | 19                      |
| 0   | 1  | 1  | 1  | 1  | 21                      |
| 1   | 0  | 0  | 0  | 0  | 25                      |
| 1   | 0  | 0  | 0  | 1  | 26                      |
| 1   | 0  | 0  | 1  | 0  | 27 (only 3DS available) |
| 1   | 0  | 0  | 1  | 1  | 28                      |
| 1   | 0  | 1  | 0  | 0  | reserved for 29         |
| 1   | 0  | 1  | 0  | 1  | 30                      |
| 1   | 0  | 1  | 1  | 0  | reserved for 31         |
| 1   | 0  | 1  | 1  | 1  | 32                      |
| 1   | 1  | 0  | 0  | 0  | reserved                |



### Mode Register MR1

| Address               | Operating Mode          | Description                                 |
|-----------------------|-------------------------|---------------------------------------------|
| BG1                   | RFU                     | 0 = must be programmed to 0 during MRS      |
|                       |                         | 000 = MR0                                   |
|                       |                         | 001 = MR1                                   |
|                       |                         | 010 = MR2                                   |
|                       | MR Select               | 011 = MR3                                   |
| BG0, BA1:BA0          | MIN Select              | 100 = MR4                                   |
|                       |                         | 101 = MR5                                   |
|                       |                         | 110 = MR6                                   |
|                       |                         | 111 = RCW <sup>3</sup>                      |
| A17                   | RFU                     | 0 = must be programmed to 0 during MRS      |
|                       |                         | 000 = Vendor Optimized Setting (default)    |
|                       |                         | 001 = vendor defined                        |
|                       |                         | 010 = vendor defined                        |
|                       | Rx CTLE control         | 011 = vendor defined                        |
| A13, A6, A5           |                         | 100 = vendor defined                        |
|                       |                         | 101 = vendor defined                        |
|                       |                         | 110 = vendor defined                        |
|                       |                         | 111 = vendor defined                        |
| A12                   | Qoff <sup>1</sup>       | 0 = Output buffer enabled                   |
| A12                   | 2011                    | 1 = Output buffer disabled                  |
| A11                   | TDQS enable             | 0 = Disable                                 |
| A11                   |                         | 1 = Enable                                  |
| A10, A9, A8           | RTT_NOM                 | (see Table RTT_NOM)                         |
| A7                    | Write Leveling Enable   | 0 = Disable                                 |
| A/                    |                         | 1 = Enable                                  |
|                       |                         | 00 = 0(AL disabled)                         |
| A4, A3                | Additive Latency        | 01 = CL-1                                   |
| A4, A3                | Additive Latency        | 10 = CL-2                                   |
|                       |                         | 11 = Reserved                               |
| A2, A1                | Output Driver Impedance | (see Table Output Driver Impedance Control) |
| <u>^</u> , <u>~</u> 1 | Control                 |                                             |
| A0                    | DLL Enable              | 0 = Disable <sup>2</sup>                    |
| ~~                    |                         | 1 = Enable                                  |

Notes:

1. Output disabled - DQs, DQS\_ts, DQS\_cs.

2. States reserved to "0 as Disable" with respect to DDR4.

3. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond. When RFU MR mode setting is inputted, DRAM operation is not defined.



# RTT\_NOM

| A10 | A9 | A8 | RTT_NOM         |
|-----|----|----|-----------------|
| 0   | 0  | 0  | RTT_NOM Disable |
| 0   | 0  | 1  | RZQ/4           |
| 0   | 1  | 0  | RZQ/2           |
| 0   | 1  | 1  | RZQ/6           |
| 1   | 0  | 0  | RZQ/1           |
| 1   | 0  | 1  | RZQ/5           |
| 1   | 1  | 0  | RZQ/3           |
| 1   | 1  | 1  | RZQ/7           |

# Output Driver Impedance Control

| A2 | A1 | Output Driver Impedance Control |
|----|----|---------------------------------|
| 0  | 0  | RZQ/7                           |
| 0  | 1  | RZQ/5                           |
| 1  | 0  | Reserved                        |
| 1  | 1  | Reserved                        |





### Mode Register MR2

| Address      | Operating Mode          | Description                                             |
|--------------|-------------------------|---------------------------------------------------------|
| BG1          | RFU                     | 0 = must be programmed to 0 during MRS                  |
|              |                         | 000 = MR0                                               |
|              |                         | 001 = MR1                                               |
|              |                         | 010 = MR2                                               |
|              | MR Select               | 011 = MR3                                               |
| BG0, BA1:BA0 | MR Select               | 100 = MR4                                               |
|              |                         | 101 = MR5                                               |
|              |                         | 110 = MR6                                               |
|              |                         | 111 = RCW <sup>1</sup>                                  |
| A17          | RFU                     | 0 = must be programmed to 0 during MRS                  |
| A13          | RFU                     | 0 = must be programmed to 0 during MRS                  |
| A12          | Write CRC               | 0 = Disable                                             |
| AIZ          | WILLE CRC               | 1 = Enable                                              |
| A11, A10:A9  | RTT_WR                  | (see Table RTT_WR)                                      |
| A8, A2       | RFU                     | 0 = must be programmed to 0 during MRS                  |
|              |                         | 00 = Manual Mode (Normal Operating Temperature Range)   |
| A7:A6        | Low Power Auto Self     | 01 = Manual Mode (Reduced Operating Temperature Range)  |
| A7:A6        | Refresh (LP ASR)        | 10 = Manual Mode (Extended Operating Temperature Range) |
|              |                         | 11 = ASR Mode (Auto Self Refresh)                       |
| A5:A3        | CAS Write Latency (CWL) | (see Table CWL (CAS Write Latency))                     |
| A1:A0        | RFU                     | 0 = must be programmed to 0 during MRS                  |

Notes:

1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond. When RFU MR mode setting is inputted, DRAM operation is not defined.

### RTT\_WR

| A11 | A10 | A9 | RTT_WR          |
|-----|-----|----|-----------------|
| 0   | 0   | 0  | Dynamic ODT Off |
| 0   | 0   | 1  | RZQ/2           |
| 0   | 1   | 0  | RZQ/1           |
| 0   | 1   | 1  | Hi-Z            |
| 1   | 0   | 0  | RZQ/3           |
| 1   | 0   | 1  | Reserved        |
| 1   | 1   | 0  | Reserved        |
| 1   | 1   | 1  | Reserved        |

# CWL (CAS Write Latency)

| A5 | A4 | A3 | CWL | Operating Data Rate in MT/s<br>for 1 tck Write Preamble |           |           |           |  |
|----|----|----|-----|---------------------------------------------------------|-----------|-----------|-----------|--|
|    |    |    |     | 1st Set                                                 | 2nd Set   | 1st Set   | 2nd Set   |  |
| 0  | 0  | 0  | 9   | 1600                                                    | -         | -         | -         |  |
| 0  | 0  | 1  | 10  | 1866                                                    | -         | -         | -         |  |
| 0  | 1  | 0  | 11  | 2133                                                    | 1600      | -         | -         |  |
| 0  | 1  | 1  | 12  | 2400                                                    | 1866      | -         | -         |  |
| 1  | 0  | 0  | 14  | 2666                                                    | 2133      | 2400      | -         |  |
| 1  | 0  | 1  | 16  | 2933/3200                                               | 2400      | 2666      | 2400      |  |
| 1  | 1  | 0  | 18  | -                                                       | 2666      | 2933/3200 | 2666      |  |
| 1  | 1  | 1  | 20  | -                                                       | 2933/3200 | -         | 2933/3200 |  |

Notes:

1. The 2 t<sub>CK</sub> Write Preamble is valid for DDR4-2400/2666/2933/3200 Speed Grade. For the 2nd Set of 2 t<sub>CK</sub> Write Preamble, no additional CWL is needed.





### Mode Register MR3

| Address      | Operating Mode                   | Description                                           |  |  |
|--------------|----------------------------------|-------------------------------------------------------|--|--|
| BG1          | RFU                              | 0 = must be programmed to 0 during MRS                |  |  |
|              |                                  | 000 = MR0                                             |  |  |
|              |                                  | 001 = MR1                                             |  |  |
|              |                                  | 010 = MR2                                             |  |  |
| BG0, BA1:BA0 | MR Select                        | 011 = MR3                                             |  |  |
| BG0, BAT.BA0 | MIN Select                       | 100 = MR4                                             |  |  |
|              |                                  | 101 = MR5                                             |  |  |
|              |                                  | 110 = MR6                                             |  |  |
|              |                                  | 111 = RCW <sup>1</sup>                                |  |  |
| A17          | RFU                              | 0 = must be programmed to 0 during MRS                |  |  |
| A13          | RFU                              | 0 = must be programmed to 0 during MRS                |  |  |
|              |                                  | 00 = Serial                                           |  |  |
| A12:11       | MPR Read Format                  | 01 = Parallel                                         |  |  |
| A12:11       | MER Read Follia                  | 10 = Staggered                                        |  |  |
|              |                                  | 11 = Reserved                                         |  |  |
| A10:A9       | Write CMD Latency when           | (see Table MR3 A<10:9> Write Command Latency when CRC |  |  |
| A10:A9       | CRC and DM are enabled           | and DM are both enabled)                              |  |  |
| A8:A6        | Fine Granularity Refresh<br>Mode | (see Table Fine Granularity Refresh Mode)             |  |  |
|              |                                  | 0 = disabled                                          |  |  |
| A5           | Temperature sensor readout       | 1 = enabled                                           |  |  |
|              |                                  | 0 = Disable                                           |  |  |
| A4           | Per DRAM Addressability          | 1 = Enable                                            |  |  |
| 40           |                                  | 0 = 1/2 Rate                                          |  |  |
| A3           | Geardown Mode                    | 1 = 1/4 Rate                                          |  |  |
| A2           | MPP Operation                    | 0 = Normal                                            |  |  |
| AZ           | MPR Operation                    | 1 = Dataflow from/to MPR                              |  |  |
|              |                                  | 00 = Page0                                            |  |  |
|              |                                  | 01 = Page1                                            |  |  |
| A1:A0        | MPR page Selection               | 10 = Page2                                            |  |  |
|              |                                  | 11 = Page3                                            |  |  |
|              |                                  | (see Table MPR Data Format)                           |  |  |

Notes:

1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond. When RFU MR mode setting is inputted, DRAM operation is not defined.

## Fine Granularity Refresh Mode

| A8 | A7 | A6 | Fine Granularity Refresh |  |  |
|----|----|----|--------------------------|--|--|
| 0  | 0  | 0  | Normal (Fixed 1x)        |  |  |
| 0  | 0  | 1  | Fixed 2x                 |  |  |
| 0  | 1  | 0  | Fixed 4x                 |  |  |
| 0  | 1  | 1  | Reserved                 |  |  |
| 1  | 0  | 0  | Reserved                 |  |  |
| 1  | 0  | 1  | Enable on the fly 2x     |  |  |
| 1  | 1  | 0  | Enable on the fly 4x     |  |  |
| 1  | 1  | 1  | Reserved                 |  |  |



### MR3 A<10:9> Write Command Latency when CRC and DM are both enabled

| A10 | A9 | CRC+DM Write Command Latency | Operating Data Rate    |
|-----|----|------------------------------|------------------------|
| 0   | 0  | 4nCK                         | 1600                   |
| 0   | 1  | 5nCK                         | 1866, 2133, 2400, 2666 |
| 1   | 0  | 6nCK                         | 2933, 3200             |
| 1   | 1  | RFU                          | RFU                    |

### MPR Data Format

MPR page0 (Training Pattern)

| Address | MPR<br>Location | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | note               |
|---------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|--------------------|
|         | 00 =<br>MPR0    | 0   | 1   | 0   | 1   | 0   | 1   | 0   | 1   |                    |
|         | 01 =<br>MPR1    | 0   | 0   | 1   | 1   | 0   | 0   | 1   | 1   | Read/Write         |
| BA1:BA0 | 10 =<br>MPR2    | 0   | 0   | 0   | 0   | 1   | 1   | 1   | 1   | (default<br>value) |
|         | 11 =<br>MPR3    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |                    |

MPR page1 (CA Parity Error Log)

| Address | MPR<br>Location | [7]                           | [6]       | [5]      | [4]          | [3]             | [2]   | [1]   | [0]     | note          |
|---------|-----------------|-------------------------------|-----------|----------|--------------|-----------------|-------|-------|---------|---------------|
|         | 00 =<br>MPR0    | A[7]                          | A[6]      | A[5]     | A[4]         | A[3]            | A[2]  | A[1]  | A[0]    |               |
|         | 01 =<br>MPR1    | CAS/A15                       | WE/A14    | A[13]    | A[12]        | A[11]           | A[10] | A[9]  | A[8]    | Deed          |
| BA1:BA0 | 10 =<br>MPR2    | PAR                           | ACT       | BG[1]    | BG[0]        | BA[1]           | BA[0] | A[17] | RAS/A16 | Read-<br>only |
|         | 11 _            |                               | CA Parity | CA       | Parity Laten | cy <sup>4</sup> |       |       |         |               |
|         | 11 =<br>MPR3    | CRC Error<br>Status<br>Status | MR5.A[2]  | MR5.A[1] | MR5.A[0]     | C[2]            | C[1]  | C[0]  |         |               |

Notes:

1. MPR used for C/A parity error log readout is enabled by setting A[2] in MR3.

2. For higher density of DRAM, where A[17] is used, MPR2[1] should be treated as don't care.

3. If a device is used in monolithic application, where C[2:0] are not used, then MPR3[2:0] should be treated as don't care.

4. MPR3 bit 0~2 (CA parity latency) reflects the latest programmed CA parity latency values.





**BEYOND LIMITS** 

#### MPR page2 (MRS Readout)

| Address | MPR<br>Location | [7]                              | [6]                                | [5]    | [4] | [3]                | [2]                    | [1]         | [0]                | note       |
|---------|-----------------|----------------------------------|------------------------------------|--------|-----|--------------------|------------------------|-------------|--------------------|------------|
|         | 00 =            | hPPR                             | sPPR                               | RTT_WR | -   | ure Sensor<br>atus | CRC<br>Write<br>Enable | Rt          | t_WR               |            |
|         | MPR0            | -                                | -                                  | MR2    | -   | -                  | MR2                    | Ν           | MR2                |            |
|         |                 | -                                | -                                  | A11    | -   | -                  | A12                    | A10         | A9                 |            |
|         | 01 =            | V <sub>REF</sub> DQ<br>Tmg range | V <sub>REF</sub> DQ training Value |        |     |                    |                        |             | Geardown<br>Enable | <b>.</b> . |
| BA1:BA0 | MPR1            | MR6                              | MR6                                |        |     |                    |                        |             | MR3                | Read-      |
|         |                 | A6                               | A5                                 | A4     | A3  | A2                 | A1                     | A0          | A3                 | only       |
|         | 10              |                                  | CAS Latency CAS Write La           |        |     |                    |                        | AS Write La | tency              |            |
|         | 10 =<br>MPR2    |                                  |                                    | MR0    |     |                    |                        | MR2         |                    |            |
|         |                 | A6                               | A5                                 | A4     | A2  | A12                | A5                     | A4          | A3                 |            |
|         | 44              |                                  | Rtt_Nom                            |        |     | Rtt_Park Driv      |                        | Driver I    | mpedance           |            |
|         | 11 =<br>MPR3    |                                  | MR1                                | -      |     | MR5                |                        | Ν           | MR1                |            |
|         |                 | A10                              | A9                                 | A6     | A8  | A7                 | A6                     | A2          | A1                 |            |

MR3 bit for Temperature Sensor Readout

MR3 bit A5 = 1: DRAM updates the temperature sensor status to MPR Page 2 (MPR0 bits A4:A3). Temperature data is guaranteed by the DRAM to be no more than 32ms old at the time of MPR Read of the Temperature Sensor Status bits.

MR3 bit A5 = 0: DRAM disables updates to the temperature sensor status in MPR Page2 (MPR0-bit A4:A3)

| MPR0 bit A4 | MPR0 bit A3 | Refresh Rate Range                         |
|-------------|-------------|--------------------------------------------|
| 0           | 0           | Sub 1X refresh (> t <sub>REFI</sub> )      |
| 0           | 1           | 1X refresh rate (= t <sub>REFI</sub> )     |
| 1           | 0           | 2X refresh rate (1/2 * t <sub>REFI</sub> ) |
| 1           | 1           | rsvd                                       |

MPR page0 (Training Pattern)

| Address | MPR<br>Location | [7]   | [6]   | [5]   | [4]   | [3]   | [2]   | [1]   | [0]   | note  |
|---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|         | 00 =            | don't |       |
|         | MPR0            | care  |       |
|         | 01 =            | don't |       |
|         | MPR1            | care  | Read- |
| BA1:BA0 | 10 =            | don't | only  |
|         | MPR2            | care  |       |
|         | 11 =            | don't | don't | don't | don't | MAC   | MAC   | MAC   | MAC   |       |
|         | MPR3            | care  | care  | care  | care  | MAC   | MAC   | MAC   | MAC   |       |

Notes:

1. MPR page3 is specifically assigned to DRAM. Actual encoding method is vendor specific.



### Mode Register MR4

| Address      | Operating Mode                    | Description                                       |
|--------------|-----------------------------------|---------------------------------------------------|
| BG1          | RFU                               | 0 = must be programmed to 0 during MRS            |
|              |                                   | 000 = MR0                                         |
|              |                                   | 001 = MR1                                         |
|              |                                   | 010 = MR2                                         |
|              | MD Oslast                         | 011 = MR3                                         |
| BG0, BA1:BA0 | MR Select                         | 100 = MR4                                         |
|              |                                   | 101 = MR5                                         |
|              |                                   | 110 = MR6                                         |
|              |                                   | 111 = RCW <sup>1</sup>                            |
| A17          | RFU                               | 0 = must be programmed to 0 during MRS            |
| A10          | -DDD                              | 0 = Disable                                       |
| A13          | hPPR                              | 1 = Enable                                        |
|              |                                   | 0 = 1 nCK                                         |
| A12          | Write Preamble                    | 1 = 2 nCK                                         |
| • · ·        |                                   | 0 = 1 nCK                                         |
| A11          | Read Preamble                     | 1 = 2 nCK                                         |
|              | Read Preamble Training            | 0 = Disable                                       |
| A10          | Mode                              | 1 = Enable                                        |
| 10           |                                   | 0 = Disable                                       |
| A9           | Self Refresh Abort                | 1 = Enable                                        |
|              |                                   | 000 = Disable                                     |
|              |                                   | 001 = 3                                           |
|              |                                   | 010 = 4                                           |
|              |                                   | 011 = 5                                           |
| A8:A6        | CS to CMD/ADDR Latency            | 100 = 6                                           |
|              | Mode (cycles)                     | 101 = 8                                           |
|              |                                   | 110 = Reserved                                    |
|              |                                   | 111 = Reserved                                    |
|              |                                   | (see Table CS to CMD / ADDR Latency Mode Setting) |
| 45           | 222                               | 0 = Disable                                       |
| A5           | sPPR                              | 1 = Enable                                        |
| A 4          |                                   | 0 = Disable                                       |
| A4           | Internal V <sub>REF</sub> Monitor | 1 = Enable                                        |
| 40           | Temperature Controlled            | 0 = Disable                                       |
| A3           | Refresh Mode                      | 1 = Enable                                        |
| 10           | Temperature Controlled            | 0 = Normal                                        |
| A2           | Refresh Range                     | 1 = Extended                                      |
|              | Maximum Power Down                | 0 = Disable                                       |
| A1           | Mode                              | 1 = Enable                                        |
| A0           | RFU                               | 0 = must be programmed to 0 during MRS            |

Notes:

1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond. When RFU MR mode setting is inputted, DRAM operation is not defined.





# CS to CMD / ADDR Latency Mode Setting

| A8 | A7 | A6 | CAL      |
|----|----|----|----------|
| 0  | 0  | 0  | Disable  |
| 0  | 0  | 1  | 3        |
| 0  | 1  | 0  | 4        |
| 0  | 1  | 1  | 5        |
| 1  | 0  | 0  | 6        |
| 1  | 0  | 1  | 8        |
| 1  | 1  | 0  | Reserved |
| 1  | 1  | 1  | Reserved |



## Mode Register MR5

| Address      | Operating Mode             | Description                            |
|--------------|----------------------------|----------------------------------------|
| BG1          | RFU                        | 0 = must be programmed to 0 during MRS |
|              |                            | 000 = MR0                              |
|              |                            | 001 = MR1                              |
|              |                            | 010 = MR2                              |
| BG0, BA1:BA0 | MR Select                  | 011 = MR3                              |
| BG0, BAT.BA0 | MIN Select                 | 100 = MR4                              |
|              |                            | 101 = MR5                              |
|              |                            | 110 = MR6                              |
|              |                            | 111 = RCW <sup>1</sup>                 |
| A17          | RFU                        | 0 = must be programmed to 0 during MRS |
| A13          | RFU                        | 0 = must be programmed to 0 during MRS |
| A12          | Read DBI                   | 0 = Disable                            |
| A12          | Read DBI                   | 1 = Enable                             |
| A11          | Write DBI                  | 0 = Disable                            |
| All          | White DBI                  | 1 = Enable                             |
| A10          | Data Mask                  | 0 = Disable                            |
| Alt          | Data Mask                  | 1 = Enable                             |
| A9           | CA parity Persistent Error | 0 = Disable                            |
| A9           | CA parity Persistent End   | 1 = Enable                             |
| A8:A6        | RTT_PARK                   | (see Table RTT_PARK)                   |
| A5           | ODT Input Buffer during    | 0 = ODT input buffer is activated      |
| AS           | Power Down mode            | 1 = ODT input buffer is deactivated    |
| A4           | C/A Parity Error Status    | 0 = Clear                              |
| A4           |                            | 1 = Error                              |
| A3           | CRC Error Clear            | 0 = Clear                              |
| A0           |                            | 1 = Error                              |
| A2:A0        | C/A Parity Latency Mode    | (see Table C/A Parity Latency Mode)    |

Notes:

1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond. When RFU MR mode setting is inputted, DRAM operation is not defined.

2. When RTT\_NOM Disable is set in MR1, A5 of MR5 will be ignored.

# RTT\_PARK

| A8 | A7 | A6 | RTT_PARK         |
|----|----|----|------------------|
| 0  | 0  | 0  | RTT_PARK Disable |
| 0  | 0  | 1  | RZQ/4            |
| 0  | 1  | 0  | RZQ/2            |
| 0  | 1  | 1  | RZQ/6            |
| 1  | 0  | 0  | RZQ/1            |
| 1  | 0  | 1  | RZQ/5            |
| 1  | 1  | 0  | RZQ/3            |
| 1  | 1  | 1  | RZQ/7            |



## C/A Parity Latency Mode

| A2 | A1 | A0 | PL       | Speed Bin        |
|----|----|----|----------|------------------|
| 0  | 0  | 0  | Disable  | -                |
| 0  | 0  | 1  | 4        | 1600, 1866, 2133 |
| 0  | 1  | 0  | 5        | 2400, 2666       |
| 0  | 1  | 1  | 6        | 2933, 3200       |
| 1  | 0  | 0  | 8        | RFU              |
| 1  | 0  | 1  | Reserved | -                |
| 1  | 1  | 0  | Reserved | -                |
| 1  | 1  | 1  | Reserved | -                |

Notes:

1. Parity latency must be programmed according to timing parameters by speed grade table.



## Mode Register MR6

| Address      | Operating Mode                     | Description                                         |
|--------------|------------------------------------|-----------------------------------------------------|
| BG1          | RFU                                | 0 = must be programmed to 0 during MRS              |
|              |                                    | 000 = MR0                                           |
|              |                                    | 001 = MR1                                           |
|              |                                    | 010 = MR2                                           |
|              | MD Calaat                          | 011 = MR3                                           |
| BG0, BA1:BA0 | MR Select                          | 100 = MR4                                           |
|              |                                    | 101 = MR5                                           |
|              |                                    | 110 = MR6                                           |
|              |                                    | 111 = RCW <sup>1</sup>                              |
| A17          | RFU                                | 0 = must be programmed to 0 during MRS              |
| A13, A9, A8  | RFU                                | -                                                   |
| A12:A10      | t <sub>CCD_L</sub>                 | (see Table t <sub>CCD_L</sub> & t <sub>DLLK</sub> ) |
| 47           |                                    | 0 = Disable (Normal operation Mode)                 |
| A7           | V <sub>REFDQ</sub> Training Enable | 1 = Enable (Training Mode)                          |
| A6           | VREFDQ Training Range              | (see Table V <sub>REFDQ</sub> Training: Range)      |
| A5:A0        | V <sub>REFDQ</sub> Training Value  | (see Table V <sub>REFDQ</sub> Training: Values)     |

Notes:

1. Reserved for Register control word setting. DRAM ignores MR command with BG0, BA1; BA0 = 111 and doesn't respond.

## C/A Parity Latency Mode

| A12 | A11 | A10 | tCCD_L.min (nCK) <sup>1</sup> | tDLLKmin (nCK) <sup>1</sup> | Note                                               |
|-----|-----|-----|-------------------------------|-----------------------------|----------------------------------------------------|
| 0   | 0   | 0   | 4                             |                             | Data rate ≤ 1333Mbps                               |
| 0   | 0   | 1   | 5                             | 597                         | 1333Mbps < Data rate ≤ 1866Mbps<br>(1600/1866Mbps) |
| 0   | 1   | 0   | 6                             | 768                         | 1866Mbps < Data rate ≤ 2400Mbps<br>(2133/2400Mbps) |
| 0   | 1   | 1   | 7                             | 1004                        | 2400Mbps < Data rate ≤ 2666Mbps<br>(2666Mbps)      |
| 1   | 0   | 0   | 8                             | 1024                        | 2666Mbps < Data rate ≤ 3200Mbps<br>(2933/3200Mbps) |
| 1   | 0   | 1   |                               |                             | -                                                  |
| 1   | 1   | 0   | Reserved                      | -                           | -                                                  |
| 1   | 1   | 1   |                               |                             | -                                                  |

Notes:

1.  $t_{CCD_L}$  /  $t_{DLLK}$  should be programmed according to the value defined in AC parameter table per operating frequency.



## VREFDQ Training: Range

VREFDQ Training: Values

| A6 | VREFDQ Range |
|----|--------------|
| 0  | Range 1      |
| 1  | Range 2      |

| A5:A0   | Range1 | Range2 |
|---------|--------|--------|
| 00 0000 | 60.00% | 45.00% |
| 00 0001 | 60.65% | 45.65% |
| 00 0010 | 61.30% | 46.30% |
| 00 0011 | 61.95% | 46.95% |
| 00 0100 | 62.60% | 47.60% |
| 00 0101 | 63.25% | 48.25% |
| 00 0110 | 63.90% | 48.90% |
| 00 0111 | 64.55% | 49.55% |
| 00 1000 | 65.20% | 50.20% |
| 00 1001 | 65.85% | 50.85% |
| 00 1010 | 66.50% | 51.50% |
| 001011  | 67.15% | 52.15% |
| 00 1100 | 67.80% | 52.80% |
| 00 1101 | 68.45% | 53.45% |
| 00 1110 | 69.10% | 54.10% |
| 00 1111 | 69.75% | 54.75% |
| 01 0000 | 70.40% | 55.40% |
| 01 0001 | 71.05% | 56.05% |
| 01 0010 | 71.70% | 56.70% |
| 01 0011 | 72.35% | 57.35% |
| 01 0100 | 73.00% | 58.00% |
| 01 0101 | 73.65% | 58.65% |
| 01 0110 | 74.30% | 59.30% |
| 01 0111 | 74.95% | 59.95% |
| 01 1000 | 75.60% | 60.60% |
| 01 1001 | 76.25% | 61.25% |

| A5:A0                 | Range1   | Range2   |
|-----------------------|----------|----------|
| 01 1010               | 76.90%   | 61.90%   |
| 01 1011               | 77.55%   | 62.55%   |
| 01 1100               | 78.20%   | 63.20%   |
| 01 1101               | 78.85%   | 63.85%   |
| 01 1110               | 79.50%   | 64.50%   |
| 01 1111               | 80.15%   | 65.15%   |
| 10 0000               | 80.80%   | 65.80%   |
| 10 0001               | 81.45%   | 66.45%   |
| 10 0010               | 82.10%   | 67.10%   |
| 10 0011               | 82.75%   | 67.75%   |
| 10 0100               | 83.40%   | 68.40%   |
| 10 0101               | 84.05%   | 69.05%   |
| 10 0110               | 84.70%   | 69.70%   |
| 10 0111               | 85.35%   | 70.35%   |
| 10 1000               | 86.00%   | 71.00%   |
| 10 1001               | 86.65%   | 71.65%   |
| 10 1010               | 87.30%   | 72.30%   |
| 10 1011               | 87.95%   | 72.95%   |
| 10 1100               | 88.60%   | 73.60%   |
| 10 1101               | 89.25%   | 74.25%   |
| 10 1110               | 89.90%   | 74.90%   |
| 10 1111               | 90.55%   | 75.55%   |
| 11 0000               | 91.20%   | 76.20%   |
| 11 0001               | 91.85%   | 76.85%   |
| 11 0010               | 92.50%   | 77.50%   |
| 11 0011 to<br>11 1111 | Reserved | Reserved |

# Mode Register MR7 Ignore

The DDR4 SDRAM shall ignore any access to MR7 for all DDR4 SDRAM. Any bit setting within MR7 may not take any effect in the DDR4 SDRAM.



## Burst Length, Type and Order

| Burst Length | Read/Write | Starting Column<br>Address<br>(A2, A1, A0) | Burst type =<br>Sequential (decimal)<br>A3=0 | Burst type =<br>Interleave (decimal)<br>A3=1 | Notes   |
|--------------|------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|---------|
|              |            | 000                                        | 0, 1, 2, 3, T, T, T, T                       | 0, 1, 2, 3, T, T, T, T                       | 1,2,3   |
|              |            | 001                                        | 1, 2, 3, 0, T, T, T, T                       | 1, 0, 3, 2, T, T, T, T                       | 1,2,3   |
|              |            | 010                                        | 2, 3, 0, 1, T, T, T, T                       | 2, 3, 0, 1, T, T, T, T                       | 1,2,3   |
|              |            | 011                                        | 3, 0, 1, 2, T, T, T, T                       | 3, 2, 1, 0, T, T, T, T                       | 1,2,3   |
| 1 Ohan       | READ       | 100                                        | 4, 5, 6, 7, T, T, T, T                       | 4, 5, 6, 7, T, T, T, T                       | 1,2,3   |
| 4 Chop       |            | 101                                        | 5, 6, 7, 4, T, T, T, T                       | 5, 4, 7, 6, T, T, T, T                       | 1,2,3   |
|              |            | 110                                        | 6, 7, 4, 5, T, T, T, T                       | 6, 7, 4, 5, T, T, T, T                       | 1,2,3   |
|              |            | 111                                        | 7, 4, 5, 6, T, T, T, T                       | 7, 6, 5, 4, T, T, T, T                       | 1,2,3   |
|              | WRITE      | 0,V,V                                      | 0, 1, 2, 3, X, X, X, X                       | 0, 1, 2, 3, X, X, X, X                       | 1,2,4,5 |
|              |            | 1,V,V                                      | 4, 5, 6, 7, X, X, X, X                       | 4, 5, 6, 7, X, X, X, X                       | 1,2,4,5 |
|              |            | 000                                        | 0, 1, 2, 3, 4, 5, 6, 7                       | 0, 1, 2, 3, 4, 5, 6, 7                       | 2       |
|              |            | 001                                        | 1, 2, 3, 0, 5, 6, 7, 4                       | 1, 0, 3, 2, 5, 4, 7, 6                       | 2       |
|              |            | 010                                        | 2, 3, 0, 1, 6, 7, 4, 5                       | 2, 3, 0, 1, 6, 7, 4, 5                       | 2       |
|              |            | 011                                        | 3, 0, 1, 2, 7, 4, 5, 6                       | 3, 2, 1, 0, 7, 6, 5, 4                       | 2       |
| 8            | READ       | 100                                        | 4, 5, 6, 7, 0, 1, 2, 3                       | 4, 5, 6, 7, 0, 1, 2, 3                       | 2       |
|              |            | 101                                        | 5, 6, 7, 4, 1, 2, 3, 0                       | 5, 4, 7, 6, 1, 0, 3, 2                       | 2       |
|              |            | 110                                        | 6, 7, 4, 5, 2, 3, 0, 1                       | 6, 7, 4, 5, 2, 3, 0, 1                       | 2       |
|              |            | 111                                        | 7, 4, 5, 6, 3, 0, 1, 2                       | 7, 6, 5, 4, 3, 2, 1, 0                       | 2       |
|              | WRITE      | V,V,V                                      | 0, 1, 2, 3, 4, 5, 6, 7                       | 0, 1, 2, 3, 4, 5, 6, 7                       | 2,4     |

Notes:

1. In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier than for the BL8. This means that the starting point for tw<sub>R</sub> and tw<sub>TR</sub> will be pulled in by two clocks. In case of burst length being selected on-the-fly via A12/BC, the internal write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tw<sub>R</sub> and tw<sub>TR</sub> will not be pulled in by two clocks.

 $2,\,0...7$  bit number is value of CA [2:0] that causes this bit to be the first read during a burst.

3. Output driver for data and strobes are in high impedance.

4. V: A valid logic level (0 or 1), but respective buffer input ignores level on input pins.

5. X: Don't Care.

# Command Truth Table

TASHEET

(a) Note 1,2,3,4 apply to the entire Command truth table.

(b) Note 5 applies to all Read/Write commands.

[BG=Bank Group Address, BA=Bank Address, RA=Row Address, CA=Column Address, BC=Burst Chop, X=Don't care, V=Valid]

|                           |              | CI       | ΚE      |    |     |      |        |               | BG0 | BA0        | C2 |             | A17,   |             | A0  |         |
|---------------------------|--------------|----------|---------|----|-----|------|--------|---------------|-----|------------|----|-------------|--------|-------------|-----|---------|
| Function                  | Abbreviation | Previous | Current | cs | ACT | RAS  | CAS    | WE            | -   | -          | -  | A12         | A13,   | A10         | -   | Notes   |
|                           |              | Cycle    | Cycle   |    |     | /A16 | /A15   | / <b>A</b> 14 | BG1 | BA1        | C0 | / <b>BC</b> | A11    | / <b>AP</b> | A9  |         |
| Mode Register Set         | MRS          | н        | Н       | L  | н   | L    | L      | L             | BG  | BA         | V  |             | OP (   | Code        |     | 12      |
| Refresh                   | REF          | н        | Н       | L  | н   | L    | L      | Н             | V   | V          | V  | V           | V      | V           | V   |         |
| Self Refresh Entry        | SRE          | Н        | L       | L  | н   | L    | L      | Н             | V   | V          | V  | V           | V      | V           | V   | 7,9     |
|                           |              |          |         | н  | Х   | х    | х      | Х             | Х   | Х          | Х  | Х           | Х      | Х           | х   |         |
| Self Refresh Exit         | SRX          | L        | Н       | L  | н   | н    | н      | н             | V   | V          | V  | V           | V      | V           | V   | 7,8,9,1 |
| Vsingle Bank Precharge    | PRE          | Н        | Н       | L  | н   | L    | н      | L             | BG  | BA         | V  | V           | V      | L           | V   |         |
| Precharge all Banks       | PREA         | н        | Н       | L  | н   | L    | н      | L             | V   | V          | V  | V           | V      | н           | V   |         |
| RFU                       | RFU          | Н        | Н       | L  | н   | L    | Н      | Н             |     |            |    | RFU         |        |             |     |         |
| Bank Activate             | ACT          | н        | Н       | L  | L   | Row  | Addres | s(RA)         | BG  | BA         | V  | R           | ow Add | lress(R/    | ۹)  |         |
| Write (Fixed BL8 or BL4)  | WR           | н        | Н       | L  | н   | н    | L      | L             | BG  | BA         | V  | V           | V      | L           | CA  |         |
| Write (BL4, on the Fly)   | WRS4         | н        | Н       | L  | н   | н    | L      | L             | BG  | BA         | V  | L           | V      | L           | CA  |         |
| Write (BL8, on the Fly)   | WRS8         | н        | Н       | L  | н   | н    | L      | L             | BG  | BA         | V  | н           | V      | L           | CA  |         |
| Write with Auto Precharge |              |          |         |    |     |      |        |               |     |            |    |             |        |             |     |         |
| (Fixed BL8 or BL4)        | WRA          | Н        | Н       | L  | н   | н    | L      | L             | BG  | BA         | V  | V           | V      | н           | CA  |         |
| Write with Auto Precharge | 14/54.04     |          |         |    |     |      |        |               |     |            | ., |             |        |             | ~ • |         |
| (BL4, on the Fly)         | WRAS4        | Н        | Н       | L  | н   | н    | L      | L             | BG  | BA         | V  | L           | V      | н           | CA  |         |
| Write with Auto Precharge | 14/5 4 0 0   |          |         |    |     |      |        |               |     |            | v  |             | v      |             | ~   |         |
| (BL8, on the Fly)         | WRAS8        | Н        | Н       | L  | н   | н    | L      | L             | BG  | BA         | v  | Н           | v      | н           | CA  |         |
| Read (Fixed BL8 or BL4)   | RD           | н        | Н       | L  | н   | н    | L      | Н             | BG  | BA         | V  | V           | V      | L           | CA  |         |
| Read (BL4, on the Fly)    | RDS4         | н        | Н       | L  | н   | н    | L      | Н             | BG  | BA         | V  | L           | V      | L           | CA  |         |
| Read (BL8, on the Fly)    | RDS8         | н        | Н       | L  | н   | н    | L      | Н             | BG  | BA         | V  | Н           | V      | L           | CA  |         |
| Read with Auto Precharge  | 884          |          |         |    |     |      |        |               |     |            | v  | v           | v      |             | ~   |         |
| (Fixed BL8 or BL4)        | RDA          | Н        | Н       | L  | Н   | Н    | L      | Н             | BG  | BA         | v  | v           | v      | Н           | CA  |         |
| Read with Auto Precharge  | DDAC4        |          |         |    |     |      |        |               | DO  | <b>D</b> 4 |    |             | v      |             | ~   |         |
| (BL4, on the Fly)         | RDAS4        | Н        | Н       | L  | Н   | Н    | L      | Н             | BG  | BA         | V  | L           | v      | н           | CA  |         |
| Read with Auto Precharge  | <b>DDACO</b> |          |         |    |     |      |        |               | DO  | DA         | v  |             | v      |             | ~   |         |
| (BL8, on the Fly)         | RDAS8        | Н        | Н       | L  | н   | Н    | L      | Н             | BG  | BA         | v  | Н           | v      | Н           | CA  |         |
| No Operation              | NOP          | Н        | Н       | L  | н   | н    | Н      | н             | V   | v          | V  | V           | V      | V           | V   | 10      |
| Device Deselected         | DES          | н        | н       | н  | х   | х    | х      | х             | Х   | Х          | Х  | Х           | Х      | Х           | Х   |         |
| ZQ calibration Long       | ZQCL         | Н        | Н       | L  | н   | н    | Н      | L             | V   | V          | V  | V           | V      | Н           | V   |         |
| ZQ calibration Short      | ZQCS         | Н        | Н       | L  | н   | Н    | Н      | L             | V   | V          | V  | V           | V      | L           | V   |         |
| Power Down Entry          | PDE          | н        | L       | н  | Х   | х    | х      | Х             | Х   | Х          | Х  | Х           | Х      | Х           | Х   | 6       |
| Power Down Exit           | PDX          | L        | Н       | н  | Х   | Х    | х      | х             | Х   | Х          | Х  | Х           | Х      | Х           | Х   | 6       |

**BEYOND LIMITS** 

INTELLIGENT MEMORY

Notes:

1. All DDR4 SDRAM commands are defined by states of  $\overline{CS}$ ,  $\overline{ACT}$ ,  $\overline{RAS}/A16$ ,  $\overline{CAS}/A15$ ,  $\overline{WE}/A14$  and CKE at the rising edge of the clock. The MSB of BG, BA, RA, and CA are device density and configuration dependent. When  $\overline{ACT}$  = H; pins  $\overline{RAS}/A16$ ,  $\overline{CAS}/A15$  and  $\overline{WE}/A14$  are used as command pins  $\overline{RAS}$ ,  $\overline{CAS}$  and  $\overline{WE}$  respectively. When  $\overline{ACT}$  = L; pins  $\overline{RAS}/A16$ ,  $\overline{CAS}/A15$  and  $\overline{WE}/A14$  are used as address pins A16, A15, and A14 respectively.

2. RESET is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function.

3. Bank Group addresses (BG) and Banka addresses (BA) determine which bank within a bank group to be operated upon. For MRS commands the BG and BA selects the specific Mode Register location.

4. "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level".

5. Burst reads or writes cannot be terminated or interrupted and Fixed/on the fly BL will be defined by MRS.

6. The Power Down Mode does not perform any refresh operations.

7. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.

8. Controller guarantees self refresh exit to be synchronous.

9. VPP and VREF(VREFCA) must be maintained during Self Refresh operation.



- 10. The No Operation command should be used in cases when the DDR4 SDRAM is in Gear Down Mode and Max Power Saving Mode Exit.
- 11. Refer to the CKE Truth Table for more detail with CKE transition.

12. During a MRS command A17 is Reserved for Future Use and is device density and configuration dependent.

### **CKE Truth Table**

|                            | CI                                   | KE                                | 3                                                                              |                            |                |
|----------------------------|--------------------------------------|-----------------------------------|--------------------------------------------------------------------------------|----------------------------|----------------|
| Current State <sup>2</sup> | Previous Cycle <sup>1</sup><br>(N-1) | Current Cycle <sup>1</sup><br>(N) | $\frac{\text{Command (N)}^3}{\text{RAS}, \text{ CAS}, \text{ WE}, \text{ CS}}$ | Action (N) <sup>3</sup>    | Notes          |
|                            | L                                    | L                                 | Х                                                                              | Maintain Power-Down        | 14, 15         |
| Power Down                 | L                                    | Н                                 | DESELECT                                                                       | Power Down Exit            | 11, 14         |
|                            | L                                    | L                                 | Х                                                                              | Maintain Self Refresh      | 15, 16         |
| Self Refresh               | L                                    | н                                 | DESELECT                                                                       | Self Refresh Exit          | 8, 12, 16      |
| Bank(s) Active             | н                                    | L                                 | DESELECT                                                                       | Active Power Down Entry    | 11, 13, 14     |
| Reading                    | н                                    | L                                 | DESELECT                                                                       | Power Down Entry           | 11, 13, 14, 17 |
| Writing                    | н                                    | L                                 | DESELECT                                                                       | Power Down Entry           | 11, 13, 14, 17 |
| Precharging                | н                                    | L                                 | DESELECT                                                                       | Power Down Entry           | 11, 13, 14, 17 |
| Refreshing                 | н                                    | L                                 | DESELECT                                                                       | Precharge Power Down Entry | 11             |
|                            | н                                    | L                                 | DESELECT                                                                       | Precharge Power Down Entry | 11,13, 14, 18  |
| All Banks Idle             | н                                    | L                                 | REFRESH                                                                        | Self Refresh Entry         | 9, 13, 18      |
|                            | For more details                     | with all signals See "            | Command Truth Table," on previo                                                | bus page                   | 10             |

Notes:

- 1. CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.
- 2. Current state is defined as the state of the DDR4 SDRAM immediately prior to clock edge N.
- 3. COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here.
- 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- 5. The state of ODT does not affect the states described in this table. The ODT function is not available during Self-Refresh.
- 6. During any CKE transition (registration of CKE H->L or CKE L->H), the CKE level must be maintained until 1nCK prior to t<sub>CKEmin</sub> being satisfied (at which time CKE may transition again).
- 7. DESELECT and NOP are defined in the Command truth table.
- 8. On Self-Refresh Exit DESELECT commands must be issued on every clock edge occurring during the t<sub>xs</sub> period. Read or ODT commands may be issued only after t<sub>xSDLL</sub> is satisfied.
- 9. Self-Refresh mode can only be entered from the All Banks Idle state.
- 10. Must be a legal command as defined in the Command Truth Table.
- 11. Valid commands for Power-Down Entry and Exit are DESELECT only.
- 12. Valid commands for Self-Refresh Exit are DESELECT only expect for Gear Down mode and Max Power Saving exit. NOP is allowed for these 2 modes.

13. Self-Refresh can not be entered during Read or Write operations. See 'Self-Refresh Operation" and 'Power-Down Modes" on later section for a detailed list of restrictions.

- 14. The Power-Down does not perform any refresh operations.
- 15. "X" means "don't care (including floating around VREF)" in Self Refresh and Power Down. It also applies to Address pins.
- 16.  $V_{PP}$  and  $V_{REF}$  ( $V_{REFCA}$ ) must be maintained during Self-Refresh operation.
- 17. If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power-Down is entered, otherwise Active Power-Down is entered.
- 18. 'Idle state' is defined as all banks are closed(t<sub>RP</sub>,t<sub>DAL</sub>,etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (t<sub>MRD</sub>, t<sub>MRD</sub>, t<sub>MCD</sub>, t<sub>REC</sub>, t<sub>ZQINI</sub>, t<sub>ZQOPE</sub>, t<sub>ZQCS</sub>, etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied (t<sub>xs</sub>, t<sub>xP</sub>, etc.).



**BEYOND LIMITS** 

### Absolute Maximum DC Ratings

| Symbol                             | Parameter                                                                          | Rating      | Units | Notes |
|------------------------------------|------------------------------------------------------------------------------------|-------------|-------|-------|
| V <sub>DD</sub>                    | Voltage on $V_{\mbox{\scriptsize DD}}$ pin relative to $V_{\mbox{\scriptsize SS}}$ | -0.3 ~ 1.5  | V     | 1,3   |
| V <sub>DDQ</sub>                   | Voltage on $V_{\text{DDQ}}$ pin relative to $V_{\text{SS}}$                        | -0.3 ~ 1.5  | V     | 1,3   |
| V <sub>PP</sub>                    | Voltage on $V_{\mbox{\scriptsize PP}}$ pin relative to $V_{\mbox{\scriptsize SS}}$ | -0.3 ~ 3.0  | V     | 4     |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin expect $V_{\text{REFCA}}$ relative to $V_{\text{SS}}$           | -0.3 ~ 1.5  | V     | 1,3   |
| T <sub>STG</sub>                   | Storage Temperature                                                                | -55 to +100 | °C    | 1,2   |

Notes:

1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Storage Temperature is the case surface temperature on the center/top side of the DRAM.

3. V<sub>DD</sub> and V<sub>DDQ</sub> must be within 300mV of each other at all times; and V<sub>REFCA</sub> must be not greater than 0.6 x V<sub>DDQ</sub>, When V<sub>DD</sub> and V<sub>DDQ</sub> are less than 500mV; VREFCA may be equal to or less than 300mV.

4.  $V_{\text{PP}}$  must be equal or greater than  $V_{\text{DD}}/V_{\text{DDQ}}$  at all times.

## **Recommended DC Operating Conditions**

| Symbol           | Devenueter                   |       | Rating |      | Units | Notes |
|------------------|------------------------------|-------|--------|------|-------|-------|
|                  | Parameter                    | Min.  | Тур.   | Max. | Units | noles |
| V <sub>DD</sub>  | Supply voltage               | 1.14  | 1.2    | 1.26 | V     | 1,2,3 |
| V <sub>DDQ</sub> | Supply voltage for Output    | 1.14  | 1.2    | 1.26 | V     | 1,2,3 |
| V <sub>PP</sub>  | DRAM activation power supply | 2.375 | 2.5    | 2.75 | V     | 3     |

Notes:

1. Under all conditions  $V_{DDQ}$  must be less than or equal to  $V_{DD}$ .

2.  $V_{\text{DDQ}}$  tracks with  $V_{\text{DD}}.$  AC parameters are measured with  $V_{\text{DD}}$  and  $V_{\text{DDQ}}$  tied together.

3. DC bandwidth is limited to 20MHz.

### **Operating Temperature Conditions**

| Symbol | Devenuter                                                     | Rat | Units |       |
|--------|---------------------------------------------------------------|-----|-------|-------|
|        | Parameter                                                     | Min | Max   | Units |
| Tcase  | Case operating temperature for commercial temperature product | 0   | 95    | °C    |
| Tcase  | Case operating temperature for industrial temperature product |     | 95    | °C    |

Notes:

1. The operating temperature is the case surface temperature on the center-top side of the DDR4 device.



# AC and DC Input Measurement Levels

### Single-Ended AC and DC Input Levels for Command and Address

| Cumhal                    | Devementer                               | DDR4-21                    | 33/2400                    | DDR4                       | -2666                         | Unite | Notes |
|---------------------------|------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------------------|-------|-------|
| Symbol                    | Parameter                                | Min.                       | Max.                       | Min.                       | Max.                          | Units | Notes |
| V <sub>IHCA</sub> (DC75)  | DC input logic high                      | V <sub>REFCA</sub> + 0.075 | V <sub>DD</sub>            | -                          | -                             | V     |       |
| V <sub>ILCA</sub> (DC75)  | DC input logic low                       | V <sub>SS</sub>            | V <sub>REFCA</sub> - 0.075 | -                          | -                             | V     |       |
| V <sub>IHCA</sub> (DC65)  | DC input logic high                      | -                          | -                          | V <sub>REFCA</sub> + 0.065 | V <sub>DD</sub>               |       |       |
| V <sub>ILCA</sub> (DC65)  | DC input logic low                       | -                          | -                          | V <sub>SS</sub>            | V <sub>REFCA</sub> -<br>0.065 |       |       |
| V <sub>IHCA</sub> (AC100) | AC input logic high                      | V <sub>REF</sub> + 0.1     | Note2                      | -                          | -                             | V     |       |
| V <sub>ILCA</sub> (AC100) | AC input logic low                       | Note2                      | V <sub>REF</sub> - 0.1     | -                          | -                             | V     |       |
| V <sub>IHCA</sub> (AC90)  | AC input logic high                      | -                          | -                          | V <sub>REF</sub> + 0.09    | Note2                         |       |       |
| V <sub>ILCA</sub> (AC90)  | AC input logic low                       | -                          | -                          | Note2                      | V <sub>REF</sub> - 0.09       |       |       |
| V <sub>REFCA</sub> (DC)   | Reference Voltage for<br>ADD, CMD inputs | 0.49*V <sub>DD</sub>       | 0.51*V <sub>DD</sub>       | 0.49*V <sub>DD</sub>       | 0.51*V <sub>DD</sub>          | V     | 1,2   |

Notes:

1. The AC peak noise on VREFCA may not allow VREFCA to deviate from VREFCA(DC) by more than  $\pm$  1% V<sub>DD</sub> (for reference: approx.  $\pm$  12mV).

2. For reference: approx.  $V_{\text{DD}}/2\pm12mV$ 

### **V**<sub>REF</sub> Tolerances

The DC-tolerance limits and ac-noise limits for the reference voltages  $V_{REFCA}$  and  $V_{REFDQ}$  is illustrated in figure  $V_{REF}(DC)$  tolerance and  $V_{REF}$  AC-noise limits. It shows a valid reference voltage  $V_{REF}(t)$  as a function of time. ( $V_{REF}$  stands for  $V_{REFCA}$ ).

 $V_{REF}(DC)$  is the linear average of  $V_{REF}(t)$  over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirement in Table of "Single-Ended AC and DC Input Levels for Command and Address". Furthermore  $V_{REF}(t)$  may temporarily deviate from  $V_{REF}(DC)$  by no more than  $\pm$  1%  $V_{DD}$ .



#### $V_{\text{REF}}(\text{DC})$ tolerance and $V_{\text{REF}}$ AC-noise limits



The voltage levels for setup and hold time measurements  $V_{IH}(AC)$ ,  $V_{IH}(DC)$ ,  $V_{IL}(AC)$  and  $V_{IL}(DC)$  are dependent on  $V_{REF}$ .

"VREF" shall be understood as VREF(DC), as defined in figure VREF(DC) tolerance and VREF AC-noise limits.

This clarifies, that DC-variations of  $V_{REF}$  affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. System timing and voltage budgets need to account for  $V_{REF}(DC)$  deviations from the optimum position within the data-eye of the input signals.

This also clarifies that the DRAM setup/hold specification and derating values need to include time and voltage associated with  $V_{REF}$  AC-noise. Timing and voltage effects due to AC-noise on  $V_{REF}$  up to the specified limit (± 1% of  $V_{DD}$ ) are included in DRAM timings and their associated deratings.

#### AC and DC Logic Input Levels for Differential Signals

#### Differential signals definition



Definition of differential ac-swing and "time above ac-level" t<sub>DVAC</sub>

Notes:

1. Differential signal rising edge from VIL.DIFF.MAX to VIH.DIFF.MIN must be monotonic slope.

2. Differential signal falling edge from VIH.DIFF.MIN to VIL.DIFF.MAX must be monotonic slope.





# Differential swing requirements for clock ( $CK - \overline{CK}$ )

## Differential AC and DC Input Levels

| Symbol                   | Devemeter                  | DDR4                                              | -2133                                             | DDR4-24                                           | 400/2666                                          | Units | Notes |
|--------------------------|----------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-------|-------|
| Symbol                   | Parameter                  | Min                                               | Max                                               | Min                                               | Max                                               | Units | notes |
| V <sub>IHdiff</sub>      | Differential input high    | 150                                               | NOTE 3                                            | 135                                               | NOTE 3                                            | mV    | 1     |
| V <sub>ILdiff</sub>      | Differential input low     | NOTE3                                             | -150                                              | NOTE3                                             | -135                                              | mV    | 1     |
| V <sub>IHdiff</sub> (AC) | Differential input high AC | 2 x (V <sub>IH</sub> (AC)<br>- V <sub>REF</sub> ) | NOTE 3                                            | 2 x (V <sub>IH</sub> (AC)<br>- V <sub>REF</sub> ) | NOTE 3                                            | V     | 2     |
| V <sub>ILdiff</sub> (AC) | Differential input low AC  | NOTE 3                                            | 2 x (V <sub>IL</sub> (AC)<br>- V <sub>REF</sub> ) | NOTE 3                                            | 2 x (V <sub>IL</sub> (AC)<br>- V <sub>REF</sub> ) | V     | 2     |

Notes:

1. Used to define a differential signal slew-rate.

2. for CK -  $\overline{CK}$  use V<sub>IHCA</sub>/V<sub>ILCA</sub>(AC) of ADD/CMD and V<sub>REFCA</sub>.

3. These values are not defined; however, the differential signals CK -  $\overline{CK}$ , need to be within the respective limits (V<sub>IHCA</sub>(DC) max, V<sub>ILCA</sub>(DC) min) for single-ended signals as well as the limitations for overshoot and undershoot.

# Allowed time before ringback (t<sub>DVAC</sub>) for CK-CK

| Clow Data [V/ma] | t <sub>DVAC</sub> [ps] @  V <sub>IH/Ldiff</sub> (AC)  = 200mV |     |  |  |  |  |  |
|------------------|---------------------------------------------------------------|-----|--|--|--|--|--|
| Slew Rate [V/ns] | Min                                                           | Мах |  |  |  |  |  |
| > 4.0            | 120                                                           | -   |  |  |  |  |  |
| 4.0              | 115                                                           | -   |  |  |  |  |  |
| 3.0              | 110                                                           | -   |  |  |  |  |  |
| 2.0              | 105                                                           | -   |  |  |  |  |  |
| 1.8              | 100                                                           | -   |  |  |  |  |  |
| 1.6              | 95                                                            | -   |  |  |  |  |  |
| 1.4              | 90                                                            | -   |  |  |  |  |  |
| 1.2              | 85                                                            | -   |  |  |  |  |  |
| 1.0              | 80                                                            | -   |  |  |  |  |  |
| < 1.0            | 80                                                            | -   |  |  |  |  |  |

### Single-ended requirements for differential signals

Each individual component of a differential signal (CK, CK) has also to comply with certain requirements for single-ended signals.

CK and  $\overline{CK}$  have to approximately reach V<sub>SEH</sub> min / V<sub>SEL</sub> max (approximately equal to the AC-levels (V<sub>IHCA</sub>(AC) / V<sub>ILCA</sub>(AC)) for ADD/CMD signals) in every half-cycle.

Note that the applicable AC-levels for ADD/CMD might be different per speed-bin etc. E.g. if Different value than  $V_{IHCA}(AC100) / V_{ILCA}(AC100)$  is used for ADD/CMD signals, then these AC-levels apply also for the single-ended signals CK and  $\overline{CK}$ .



Single-ended requirement for differential signals

Note that while ADD/CMD signal requirements are with respect to  $V_{\text{REFOA}}$  the single-ended components of differential signals have a requirement with respect to  $V_{\text{DD}}/2$ ; this is nominally the same. The transition of single-ended signals through the AC-levels is used to measure setup time. For single- ended components of differential signals the requirement to reach  $V_{\text{SEL}}$  max,  $V_{\text{SEH}}$  min has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.

| Symbol           | Devenueter                                      | DDR4-2133                    |                                 | DDR4-2400/2666                  |                                 | Units | Nataa |
|------------------|-------------------------------------------------|------------------------------|---------------------------------|---------------------------------|---------------------------------|-------|-------|
|                  | Parameter                                       | Min                          | Max                             | Min                             | Max                             | Units | Notes |
| V <sub>SEH</sub> | Single-ended high-level for CK, $\overline{CK}$ | (V <sub>DD</sub> /2) + 0.100 | NOTE 3                          | (V <sub>DD</sub> /2) +<br>0.095 | NOTE 3                          | V     | 1,2   |
| V <sub>SEL</sub> | Single-ended low-level for CK, $\overline{CK}$  | NOTE 3                       | (V <sub>DD</sub> /2) -<br>0.100 | NOTE 3                          | (V <sub>DD</sub> /2) -<br>0.095 | V     | 1,2   |

### Single-ended levels for CK, CK

Notes:

1. For CK- $\overrightarrow{\text{CK}}$  use  $V_{\text{IHCA}}/V_{\text{ILCA}}(\text{AC})$  of ADD/CMD.

2.  $V_{IH}(AC)/V_{IL}(AC)$  for ADD/CMD is based on  $V_{\text{REFCA.}}$ 

3. These values are not defined, however the single-ended signals CK-CK need to be within the respective limits (V<sub>IHCA</sub>(DC) max, V<sub>ILCA</sub>(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot.



### Address, Command and Control Overshoot and Undershoot specifications

### AC overshoot/undershoot specification for Address, Command and Control pins

| Parameter                                                                                                   | Symbol            | DDR4-2133              | DDR4-2400/2666         | Units | Notes |
|-------------------------------------------------------------------------------------------------------------|-------------------|------------------------|------------------------|-------|-------|
| Maximum peak amplitude above $V_{\text{AOS}}$                                                               | V <sub>AOSP</sub> | 0.06                   | 0.06                   | v     |       |
| Upper boundary of overshoot area<br>A <sub>AOS1</sub>                                                       | V <sub>AOS</sub>  | V <sub>DD</sub> + 0.24 | V <sub>DD</sub> + 0.24 | V     | 1     |
| Maximum peak amplitude allowed for<br>undershoot                                                            | V <sub>AUS</sub>  | 0.30                   | 0.30                   | V     |       |
| Maximum overshoot area per 1 $t_{\mbox{\tiny CK}}$ above $V_{\mbox{\tiny AOS}}$                             | A <sub>AOS2</sub> | 0.0062                 | 0.0055                 | V-ns  |       |
| Maximum overshoot area per 1 $t_{\mbox{\tiny CK}}$ between $V_{\mbox{\tiny DD}}$ and $V_{\mbox{\tiny AOS}}$ | A <sub>AOS1</sub> | 0.1914                 | 0.1699                 | V-ns  |       |
| Maximum undershoot area per 1 $t_{\mbox{\tiny CK}}$ below $V_{\mbox{\tiny SS}}$                             | A <sub>AUS</sub>  | 0.1984                 | 0.1762                 | V-ns  |       |

Notes:

1. The value of V<sub>AOS</sub> matches V<sub>DD</sub> absolute max as defined in Table Absolute Maximum DC Ratings if V<sub>DD</sub> equals V<sub>DD</sub> max as defined in Table Recommended DC Operating Conditions. If V<sub>DD</sub> is above the recommended operating conditions, V<sub>AOS</sub> remains at V<sub>DD</sub> absolute max.



Address, Command and Control Overshoot and Undershoot Definition

### AC overshoot/undershoot specification for Clock

| Parameter                                                                    | Symbol            | DDR4-2133              | DDR4-2400/2666         | Units | Notes |
|------------------------------------------------------------------------------|-------------------|------------------------|------------------------|-------|-------|
| Maximum peak amplitude above $V_{\text{COS}}$                                | V <sub>COSP</sub> | 0.06                   | 0.06                   | V     |       |
| Upper boundary of overshoot area<br>A <sub>DOS1</sub>                        | V <sub>cos</sub>  | V <sub>DD</sub> + 0.24 | V <sub>DD</sub> + 0.24 | V     | 1     |
| Maximum peak amplitude allowed for<br>undershoot                             | V <sub>CUS</sub>  | 0.30                   | 0.30                   | V     |       |
| Maximum overshoot area per 1 UI above $V_{COS}$                              | A <sub>COS2</sub> | 0.0028                 | 0.0025                 | V-ns  |       |
| Maximum overshoot area per 1 UI between V <sub>DD</sub> and V <sub>DOS</sub> | A <sub>COS1</sub> | 0.0844                 | 0.0750                 | V-ns  |       |
| Maximum undershoot area per 1 UI below $V_{\rm SS}$                          | A <sub>cus</sub>  | 0.0858                 | 0.0762                 | V-ns  |       |

Notes:

1. The value of V<sub>COS</sub> matches V<sub>DD</sub> absolute max as defined in Table Absolute Maximum DC Ratings if V<sub>DD</sub> equals V<sub>DD</sub> max as defined in Table Recommended DC Operating Conditions. If V<sub>DD</sub> is above the recommended operating conditions, V<sub>COS</sub> remains at V<sub>DD</sub> absolute max.





Clock Overshoot and Undershoot Definition

### AC overshoot/undershoot specification for Data, Strobe and Mask

| Parameter                                                       | Symbol            | DDR4-2133               | DDR4-2400/2666          | Units | Notes |
|-----------------------------------------------------------------|-------------------|-------------------------|-------------------------|-------|-------|
| Maximum peak amplitude above $V_{\text{DOS}}$                   | V <sub>DOSP</sub> | 0.16                    | 0.16                    | v     |       |
| Upper boundary of overshoot area<br>A <sub>DOS1</sub>           | V <sub>DOS</sub>  | V <sub>DDQ</sub> + 0.24 | V <sub>DDQ</sub> + 0.24 | V     | 1     |
| Lower boundary of undershoot area<br>A <sub>DUS1</sub>          | V <sub>DUS</sub>  | 0.30                    | 0.30                    | V     | 2     |
| Maximum peak amplitude below $V_{\mbox{\tiny DUS}}$             | V <sub>DUSP</sub> | 0.10                    | 0.10                    | v     |       |
| Maximum overshoot area per 1 UI<br>above V <sub>DOS</sub>       | A <sub>DOS2</sub> | 0.0113                  | 0.0100                  | V-ns  |       |
| Maximum overshoot area per 1 UI between $V_{DDQ}$ and $V_{DOS}$ | A <sub>DOS1</sub> | 0.0788                  | 0.0700                  | V-ns  |       |
| Maximum undershoot area per 1 UI below $V_{SSQ}$ and $V_{DUS1}$ | A <sub>DUS1</sub> | 0.0788                  | 0.0700                  | V-ns  |       |
| Maximum undershoot area per 1 UI<br>below V <sub>DUS</sub>      | A <sub>DUS2</sub> | 0.0113                  | 0.0100                  | V-ns  |       |

Notes:

 The value of V<sub>DOS</sub> matches (V<sub>IN</sub>, V<sub>OUT</sub>) max as defined in Table Absolute Maximum DC Ratings if V<sub>DDQ</sub> equals V<sub>DDQ</sub> max as defined in Table Recommended DC Operating Conditions. If V<sub>DDQ</sub> is above the recommended operating conditions, V<sub>DOS</sub> remains at (V<sub>IN</sub>, V<sub>OUT</sub>) max.

2. The value of  $V_{\text{DUS}}$  matches ( $V_{\text{IN}}$ ,  $V_{\text{OUT}}$ ) min as defined in Table Absolute Maximum DC Ratings.



Data, Strobe and Mask Overshoot and Undershoot Definition



# Slew Rate Definitions for Differential Input Signals (CK)

## Differential Input Slew Rate Definition

| Description                                                           |            |            | Defined by                                                           |
|-----------------------------------------------------------------------|------------|------------|----------------------------------------------------------------------|
|                                                                       | from       | to         | Defined by                                                           |
| Differential input slew rate for rising edge (CK – $\overline{CK}$ )  | VILdiffmax | VIHdiffmin | (V <sub>IHdiffmin</sub> − V <sub>ILdiffmax</sub> )<br>/ Delta TRdiff |
| Differential input slew rate for falling edge (CK – $\overline{CK}$ ) | VIHdiffmin | VILdiffmax | (V <sub>IHdiffmin</sub> − V <sub>ILdiffmax</sub> )<br>/ Delta TFdiff |

Notes:

1. The differential signal (i.e.  $CK - \overline{CK}$ ) must be linear between these thresholds.



Differential Input Slew Rate Definition for CK, CK







Single-ended Input Slew Rate definition for CMD and ADD

Notes:

1. Single-ended input slew rate for rising edge = {  $V_{IHCA(AC)}$  Min –  $V_{ILCA(DC)}$  Max } / Delta TR single

2. Single-ended input slew rate for falling edge = {  $V_{IHCA(DC)}$  Min –  $V_{ILCA(AC)}$  Max } / Delta TF single

3. Single-ended signal rising edge from  $V_{ILCA(DC)}$  Max to  $V_{IHCA(DC)}$  Min must be monotonic slope.

4. Single-ended signal falling edge from  $V_{\text{IHCA(DC)}}$  Min to  $V_{\text{ILCA(DC)}}$  Max must be monotonic slope.

### Differential Input Cross Point Voltage

To guarantee tight setup and hold times as well as output skew parameters with respect to clock, each cross point voltage of differential input signals (CK,  $\overline{CK}$ ) must meet the requirements in Table Cross point voltage for differential input signals (CK). The differential input cross point voltage  $V_{IX}$  is measured from the actual cross point of true and complement signals to the midlevel between of  $V_{DD}$  and  $V_{SS}$ .



V<sub>IX</sub> Definition (CK)



## Cross point voltage for differential input signals (CK)

| Symbol               | Parameter                                                                              | DDR4-2133/2400                                    |                                                                               |                                                                               |                                   |  |  |
|----------------------|----------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------|--|--|
| Symbol               | Faralleler                                                                             | m                                                 | in                                                                            | max                                                                           |                                   |  |  |
| -                    | Area of $V_{\text{SEH}},V_{\text{SEL}}$                                                | V <sub>SEL</sub> < V <sub>DD</sub> /2 -<br>145 mV | $V_{DD}/2 - 145 \text{ mV}$<br>=< $V_{SEL}$ =<<br>$V_{DD}/2 - 100 \text{ mV}$ | $V_{DD}/2 + 100 \text{ mV}$<br>=< $V_{SEL}$ =<<br>$V_{DD}/2 + 145 \text{ mV}$ | $V_{DD}/2 + 145mV$<br>< $V_{SEH}$ |  |  |
| V <sub>IX</sub> (CK) | Differential Input Cross<br>Point Voltage relative to<br>V <sub>DD</sub> /2 for CK, CK | -120 mV                                           | - (V <sub>DD</sub> /2 - V <sub>SEL</sub> ) +<br>25 mV                         | $(V_{SEH} - V_{DD}/2) - 25 \text{ mV}$                                        | 120 mV                            |  |  |

| Symbol               | Parameter                                                                              | DDR4-2666                                         |                                                                               |                                                                               |                                                  |  |  |
|----------------------|----------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------|--|--|
| Symbol               | Faralleler                                                                             | m                                                 | nin                                                                           | max                                                                           |                                                  |  |  |
| -                    | Area of $V_{\text{SEH}},V_{\text{SEL}}$                                                | V <sub>SEL</sub> < V <sub>DD</sub> /2 -<br>145 mV | $V_{DD}/2 - 145 \text{ mV}$<br>=< $V_{SEL}$ =<<br>$V_{DD}/2 - 100 \text{ mV}$ | $V_{DD}/2 + 100 \text{ mV}$<br>=< $V_{SEL}$ =<<br>$V_{DD}/2 + 145 \text{ mV}$ | V <sub>DD</sub> /2 + 145mV<br>< V <sub>SEH</sub> |  |  |
| V <sub>IX</sub> (CK) | Differential Input Cross<br>Point Voltage relative to<br>V <sub>DD</sub> /2 for CK, CK | -110 mV                                           | - (V <sub>DD</sub> /2 - V <sub>SEL</sub> ) +<br>30 mV                         | (V <sub>SEH</sub> – V <sub>DD</sub> /2) –<br>30 mV                            | 110 mV                                           |  |  |

## CMOS rail to rail Input Levels for RESET

| Parameter             | Symbol                     | Min                 | Max                 | Units | Notes |
|-----------------------|----------------------------|---------------------|---------------------|-------|-------|
| AC Input High Voltage | V <sub>IH(AC)</sub> _RESET | 0.8*V <sub>DD</sub> | V <sub>DD</sub>     | V     | 6     |
| DC Input High Voltage | V <sub>IH(DC)</sub> _RESET | 0.7*V <sub>DD</sub> | V <sub>DD</sub>     | V     | 2     |
| DC Input Low Voltage  | V <sub>IL(DC)</sub> _RESET | VSS                 | 0.3*V <sub>DD</sub> | V     | 1     |
| AC Input Low Voltage  | V <sub>IL(AC)</sub> _RESET | VSS                 | 0.2*V <sub>DD</sub> | V     | 7     |
| Rising time           | TR_RESET                   | -                   | 1.0                 | us    | 4     |
| RESET pulse width     | t <sub>PW</sub> _RESET     | 1.0                 | -                   | us    | 3,5   |

Notes:

1. After RESET is registered LOW, RESET level shall be maintained below VIL(DC)\_RESET during tPW\_RESET, otherwise, SDRAM may not be reset.

2. Once RESET is registered HIGH, RESET level must be maintained above V<sub>IH(DC)</sub>\_RESET, otherwise, SDRAM operation will not be guaranteed until it is reset asserting RESET signal LOW.

3. RESET is destructive to data contents.

4. No slope reversal (ringback) requirement during its level transition from Low to High.

5. This definition is applied only "RESET Procedure at Power Stable".

6. Overshoot might occur. It should be limited by the Absolute Maximum DC Ratings.

7. Undershoot might occur. It should be limited by Absolute Maximum DC Ratings.







## AC and DC Logic Input Levels for DQS Signals

## Differential signal definition



Definition of differential DQS Signal AC-swing Level

## Differential swing requirements for DQS (DQS - DQS)

## Differential AC and DC Input Levels for DQS

| Cumhal      | Devenueter            |      | DDR         | 4-2133 |        | l lucito | Notes     |  |
|-------------|-----------------------|------|-------------|--------|--------|----------|-----------|--|
| Symbol      | Parameter             | Ν    | <i>l</i> in | M      | ax     | Units    | Notes     |  |
| VIHDiffPeak | VIH.DIFF.Peak Voltage | 1    | 86          | No     | ote2   | mV       | 1         |  |
| VILDiffPeak | VIL.DIFF.Peak Voltage | N    | Note2 -186  |        | mV     | 1        |           |  |
| 0           | Durante               | DDR4 | DDR4-2400   |        | 1-2666 |          | Linita Ni |  |
| Symbol      | Parameter             | Min  | Мах         | Min    | Max    | Units    | Notes     |  |
|             |                       |      |             |        |        |          |           |  |
| VIHDiffPeak | VIH.DIFF.Peak Voltage | 160  | Note2       | 150    | Note2  | mV       | 1         |  |

Notes:

1. Used to define a differential signal slew-rate.

2. These values are not defined; however, the differential signals DQS - DQS, need to be within the respective limits Overshoot, Undershoot Specification for single-ended signals.



#### Peak voltage calculation method

The peak voltage of Differential DQS signals are calculated in a following equation. VIH.DIFF.Peak Voltage = Max(f(t)) VIL.DIFF.Peak Voltage = Mix(f(t)) f(t) = V<sub>DQS\_t</sub> - V<sub>DQS\_c</sub>

The Max((f(t)) or Min(f(t)) used to determine the midpoint which to reference the +/-35% window of the exempt non-monotonic signaling shall be the smallest peak voltage observed in all UIs.





#### Differential Input Cross Point Voltage

To achieve tight RxMask input requirements as well as output skew parameters with respect to strobe, the cross point voltage of differential input signals (DQS,  $\overline{DQS}$ ) must meet the requirements in Table Cross point voltage for DQS differential Input signals. The differential input cross point voltage V<sub>IX\_DQS</sub> (V<sub>IX\_DQS</sub> (V<sub>IX\_DQS\_RF</sub>) is measured from the actual cross point of DQS,  $\overline{DQS}$  relative to the V<sub>DQSmid</sub> of the DQS and  $\overline{DQS}$  signals.

 $V_{DQSmid}$  is the midpoint of the minimum levels achieved by the transitioning DQS and  $\overline{DQS}$  signals, and noted by  $V_{DQS\_trans}$ .  $V_{DQS\_trans}$  is the difference between the lowest horizontal tangent above  $V_{DQSmid}$  of the transitioning DQS signals and the highest horizontal tangent below  $V_{DQSmid}$  of the transitioning DQS signals.

A non-monotonic transitioning signal's ledge is exempt or not used in determination of a horizontal tangent provided the said ledge occurs within +/-35% of the midpoint of either VIH.DIFF.Peak Voltage (DQS rising) or VIL.DIFF.Peak Voltage ( $\overline{DQS}$  rising), refer to Figure Definition of differential DQS Peak Voltage and rage of exempt non-monotonic signaling. A secondary horizontal tangent resulting from a ring-back transition is also exempt in determination of a horizontal tangent. That is, a falling transition's horizontal tangent is derived from its negative slope to zero slope transition (point A in Figure V<sub>IX</sub> Definition (DQS)) and a ring-back's horizontal tangent derived from its positive slope to zero slope transition (point B in Figure V<sub>IX</sub> Definition (DQS)) is not a valid horizontal tangent; and a rising transition's horizontal tangent is derived from its positive slope to zero slope transition (point C in Figure V<sub>IX</sub> Definition (DQS)) and a ring-back's horizontal tangent derived from its negative slope to zero slope transition (point C in Figure V<sub>IX</sub> Definition (DQS)) and a ring-back's horizontal tangent derived from its negative slope to zero slope transition (point D in Figure V<sub>IX</sub> Definition (DQS)) is not a valid horizontal tangent.



Lowest horizontal tangent above VDQSmid of the transitioning signals



VIX Definition (DQS)

#### Cross point voltage for DQS differential Input signals

| Cumhal                                   | Devementer                          | DDR4-2133    | 3/2400/2666                  | Unite | Natas |
|------------------------------------------|-------------------------------------|--------------|------------------------------|-------|-------|
| Symbol                                   | Parameter                           | Min          | Max                          | Units | Notes |
|                                          | DQS and DQS                         |              |                              |       |       |
| V DOC Datia                              | crossing relative to the            | ative to the |                              | 0/    | 100   |
| V <sub>IX</sub> _DQS_Ratio               | midpoint of the DQS                 | -            | 25                           | %     | 1,2,3 |
|                                          | and DQS signal swings               |              |                              |       |       |
| V to V                                   | V <sub>DQSmid</sub> offset relative |              | min()/(-50)                  | mV    | 245   |
| V <sub>DQSmid</sub> to_V <sub>cent</sub> | to V <sub>cent</sub> _DQ(midpoint)  | -            | min(V <sub>IHdiff</sub> ,50) | mv    | 3,4,5 |

Notes:

1. VIX\_DQS\_Ratio is DQS VIX crossing (VIX\_DQS\_FR or VIX\_DQS\_RF) divided by V<sub>DQS\_trans</sub>. V<sub>DQS\_trans</sub> is the difference between the lowest horizontal tangent above V<sub>DQSmid</sub> of the transitioning DQS signals and the highest horizontal tangent below V<sub>DQSmid</sub> of the transitioning DQS signals.

2. VDQSmid will be similar to the VREFDQ internal setting value obtained during VREF Training if the DQS and DQs drivers and the paths are matched.

3. The maximum limit shall not exceed the smaller of  $V_{\text{IHdiff}}$  minimum limit or 50 mV.

4. V<sub>IX</sub> measurements are only applicable for transitioning DQS and DQS signals when toggling data, preamble and high-z states are not applicable conditions.

5. The parameter V<sub>DQSmid</sub> is defined for simulation and ATE testing purposes, it is not expected to be tested in a system.



Differential Input Slew Rate Definition



Differential Input Slew Rate Definition for DQS, DQS

## Differential Input Slew Rate Definition for DQS, DQS

| Description                                                                     |                          |                          | Defined by                                                             |
|---------------------------------------------------------------------------------|--------------------------|--------------------------|------------------------------------------------------------------------|
| Description                                                                     | From To                  |                          | Defined by                                                             |
| Differential input slew rate for rising edge $(DQS \text{ to } \overline{DQS})$ | V <sub>ILDiff</sub> _DQS | V <sub>IHDiff</sub> _DQS | V <sub>ILDiff</sub> _DQS – V <sub>IHDiff</sub> _DQS  /<br>Delta TRdiff |
| Differential input slew rate for falling edge<br>(DQS to DQS)                   | VIHDiff_DQS              | V <sub>ILDiff</sub> _DQS | V <sub>ILDiff</sub> _DQS – V <sub>IHDiff</sub> _DQS  /<br>Delta TFdiff |

## Differential Input Level for DQS, DQS

| Symbol                   | Parameter               | DDR4 | -2133 |     | R4-<br>/2666 | Units | Notes |
|--------------------------|-------------------------|------|-------|-----|--------------|-------|-------|
|                          |                         | Min  | Max   | Min | Max          |       |       |
| V <sub>IHDiff</sub> _DQS | Differential Input High | 136  | -     | 130 | -            | mV    |       |
| V <sub>ILDiff</sub> _DQS | Differential Input Low  | -    | -136  | -   | -130         | mV    |       |

## Differential Input Slew Rate for DQS, DQS

| Symbol  | Parameter                    | DDR4-<br>2133/2400 |     | DDR4 | -2666 | Units | Notes |
|---------|------------------------------|--------------------|-----|------|-------|-------|-------|
|         |                              | Min                | Max | Min  | Max   |       |       |
| SRIdiff | Differential Input Slew Rate | 3                  | 18  | 2.5  | 18    | V/ns  |       |



#### **Output Driver DC Electrical Characteristics**

The DDR4 driver supports two different Ron values. These Ron values are referred as strong (low Ron) and weak mode (high Ron). A functional representation of the output buffer is shown in the figure below. Output driver impedance RON is defined as follows:

The individual pull-up and pull-down resistors (RON<sub>Pu</sub> and RON<sub>Pd</sub>) are defined as follows:

$$\begin{split} & \text{RON}_{\text{Pu}} = (V_{\text{DDQ}} - V_{\text{out}}) \; / \; | \; I_{\text{out}} \; | \\ & \text{RON}_{\text{Pd}} = V_{\text{out}} \; / \; | \; I_{\text{out}} \; | \end{split}$$





## *Output Driver DC Electrical Characteristics, assuming RZQ = 240ohm; entire operating temperature range; after proper ZQ calibration*

| RONNOM | Resistor                        | Vout                                          | Min  | Nom | Max  | Units | Notes   |
|--------|---------------------------------|-----------------------------------------------|------|-----|------|-------|---------|
|        |                                 | $V_{OLdc} = 0.5^* V_{DDQ}$                    | 0.73 | 1   | 1.1  | RZQ/7 | 1,2,6   |
|        | RON34Pd                         | $V_{OMdc} = 0.8^* V_{DDQ}$                    | 0.83 | 1   | 1.1  | RZQ/7 | 1,2,6   |
| 34Ω    |                                 | $V_{\text{OHdc}} = 1.1^* V_{\text{DDQ}}$      | 0.83 | 1   | 1.25 | RZQ/7 | 1,2,6   |
| 3412   |                                 | $V_{\text{OLdc}} = 0.5^* V_{\text{DDQ}}$      | 0.9  | 1   | 1.25 | RZQ/7 | 1,2,6   |
|        | RON34Pu                         | $V_{\text{OMdc}} = 0.8^* V_{\text{DDQ}}$      | 0.9  | 1   | 1.1  | RZQ/7 | 1,2,6   |
|        |                                 | $V_{\text{OHdc}} = 1.1^* V_{\text{DDQ}}$      | 0.8  | 1   | 1.1  | RZQ/7 | 1,2,6   |
|        | RON48Pd                         | $V_{OLdc} = 0.5^* V_{DDQ}$                    | 0.73 | 1   | 1.1  | RZQ/7 | 1,2,6   |
|        |                                 | $V_{\text{OMdc}} = 0.8^* V_{\text{DDQ}}$      | 0.83 | 1   | 1.1  | RZQ/7 | 1,2,6   |
| 48Ω    |                                 | $V_{\text{OHdc}} = 1.1^* V_{\text{DDQ}}$      | 0.83 | 1   | 1.25 | RZQ/7 | 1,2,6   |
| 4012   |                                 | $V_{\text{OLdc}} = 0.5^* V_{\text{DDQ}}$      | 0.9  | 1   | 1.25 | RZQ/7 | 1,2,6   |
|        | RON48Pu                         | $V_{\text{OMdc}} = 0.8^* V_{\text{DDQ}}$      | 0.9  | 1   | 1.1  | RZQ/7 | 1,2,6   |
|        |                                 | $V_{\text{OHdc}} = 1.1^* V_{\text{DDQ}}$      | 0.8  | 1   | 1.1  | RZQ/7 | 1,2,6   |
|        | veen pull-up and<br>n, MMPuPd   | $V_{\text{OMdc}} = 0.8^{*}V_{\text{DDQ}}$     | -10  | -   | 17   | %     | 1,2,4,3 |
|        | -DQ within byte<br>I-up, MMPudd | $V_{\text{OMdc}} = 0.8^{\star}V_{\text{DDQ}}$ | -    | -   | 10   | %     | 1,2,4   |
|        | -DQ within byte<br>I-dn, MMPddd | $V_{\text{OMdc}} = 0.8^{*}V_{\text{DDQ}}$     | -    | -   | 10   | %     | 1,2,4   |

Notes:

1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity (TBD).

2. Pull-up and pull-dn output driver impedances are recommended to be calibrated at 0.8\*V<sub>DDO</sub>. Other calibration schemes may be used to achieve the linearity spec shown above, e.g. calibration at 0.5\*V<sub>DDQ</sub> and 1.1\*V<sub>DDQ</sub>.

DATASHEET BEYOND LIMITS

3. Measurement definition for mismatch between pull-up and pull-down, MMPuPd: Measure RONPu and RONPd both at 0.8\*V<sub>DD</sub> separately; RONNOM is the norminal Ron value

 $MMPuPd = (RON_{Pu} - RON_{Pd}) / (RONNOM) *100$ 

4. RON variance range ratio to RON Nominal value in a given component, including DQS and DQS.

MMPudd = (RON<sub>Pu</sub> Max - RON<sub>Pu</sub> Min) / (RONNOM) \*100

 $MMPddd = (RON_{Pd} Max - RON_{Pd} Min) / (RONNOM) *100$ 

5. This parameter of x16 device is specified for Upper byte and Lower byte.

6. For IT device, the minimum values are reduced by TBD%.

## ALERT output Drive Characteristic

A functional representation of the output buffer is shown in the figure below. Output driver impedance RON is defined as follows:

 $RON_{Pd} = \frac{Vout}{I \text{ lout } I \text{ under the condition that } RON_{Pu} \text{ is off}}$ 



Functional Representation of the Output Buffer

#### **Output Driver Impedance**

| Resistor          | Vout                       | Min | Max | Units | Notes |
|-------------------|----------------------------|-----|-----|-------|-------|
|                   | $V_{OLdc} = 0.1 * V_{DDQ}$ | 0.3 | 1.2 | 34Ω   | 1     |
| RON <sub>Pd</sub> | $V_{OMdc} = 0.8^* V_{DDQ}$ | 0.4 | 1.2 | 34Ω   | 1     |
|                   | $V_{OHdc} = 1.1^* V_{DDQ}$ | 0.4 | 1.4 | 34Ω   | 1     |

Notes:

1.  $V_{DDQ}$  voltage is at  $V_{DDQ}$  DC.  $V_{DDQ}$  DC definition is TBD.



## Output Driver Characteristic of Connectivity Test (CT) Mode

Following Output driver impedance RON will be applied Test Output Pin during Connectivity Test (CT) Mode. The individual pull-up and pull-down resistors (RONPu\_CT and RONPd\_CT) are defined as follows:



Chip In Drive Mode **Output Driver** • V<sub>DDQ</sub> Pu CT То RON<sub>Pu\_CT</sub> other circuit • DQ lout У RON like Ра СТ Vout I<sub>Pd\_CT</sub> V<sub>SSQ</sub>

**Output Driver** 

#### RONPu\_CT and RONPd\_CT

| RONNOM_CT | Resistor             | Vout                            | Мах | Units | Notes |
|-----------|----------------------|---------------------------------|-----|-------|-------|
|           |                      | $VOB_{dc} = 0.2 \times V_{DDQ}$ | 1.9 | 34Ω   | 1     |
|           | DON                  | $VOL_{dc} = 0.5 \times V_{DDQ}$ | 2.0 | 34Ω   | 1     |
|           |                      | $VOM_{dc} = 0.8 \times V_{DDQ}$ | 2.2 | 34Ω   | 1     |
| 040       |                      | $VOH_{dc} = 1.1 \times V_{DDQ}$ | 2.5 | 34Ω   | 1     |
| 34Ω       |                      | $VOB_{dc} = 0.2 \times V_{DDQ}$ | 2.5 | 34Ω   | 1     |
|           | DON                  | $VOL_{dc} = 0.5 \times V_{DDQ}$ | 2.2 | 34Ω   | 1     |
|           | RON <sub>Pu_CT</sub> | $VOM_{dc} = 0.8 \times V_{DDQ}$ | 2.0 | 34Ω   | 1     |
|           |                      | $VOH_{dc} = 1.1 \times V_{DDQ}$ | 1.9 | 34Ω   | 1     |

Notes:

1. Connectivity test mode uses un-calibrated drivers, showing the full range over PVT. No mismatch between pull up and pull down is defined.

# DATASHEET



**BEYOND LIMITS** 

## Single-ended AC & DC Output Levels

| Symbol               | Parameter                                                 | DDR4-2133/2400/2666             | Units | Notes |
|----------------------|-----------------------------------------------------------|---------------------------------|-------|-------|
| V <sub>OH</sub> (DC) | DC output high measurement level (for IV curve linearity) | $1.1 \text{ x } V_{\text{DDQ}}$ | v     |       |
| V <sub>OM</sub> (DC) | DC output mid measurement level (for IV curve linearity)  | $0.8 \times V_{\text{DDQ}}$     | V     |       |
| V <sub>OL</sub> (DC) | DC output low measurement level (for IV curve linearity)  | $0.5 \times V_{\text{DDQ}}$     | V     |       |
| V <sub>OH</sub> (AC) | AC output high measurement level (for output SR)          | (0.7 + 0.15) x V <sub>DDQ</sub> | V     | 1     |
| V <sub>OL</sub> (AC) | AC output low measurement level (for output SR)           | $(0.7 - 0.15) \times V_{DDQ}$   | V     | 1     |

Notes:

1. The swing of  $\pm$  0.15 x V<sub>DDQ</sub> is based on approximately 50% of the static single-ended output peak-to-peak swing with a driver impedance of RZQ/7 $\Omega$  and an effective test load of 50 $\Omega$  to V<sub>TT</sub> = V<sub>DDQ</sub>.

## Differential AC & DC output levels

| Symbol                         | Parameter                                                        | DDR4-2133/2400/2666     | Units | Notes |
|--------------------------------|------------------------------------------------------------------|-------------------------|-------|-------|
| V <sub>OHdiff</sub> (AC)       | AC differential output high measurement<br>level (for output SR) | $0.3 \times V_{DDQ}$    | V     | 1     |
| $V_{\text{OLdiff}}(\text{AC})$ | AC differential output low measurement<br>level (for output SR)  | -0.3 x V <sub>DDQ</sub> | V     | 1     |

Notes:

1. The swing of  $\pm$  0.3 x V<sub>DDQ</sub> is based on approximately 50% of the static differential output peak-to-peak swing with a driver impedance of RZQ/7 $\Omega$  and an effective test load of 50 $\Omega$  to V<sub>TT</sub> = V<sub>DDQ</sub> at each of the differential outputs.

## Single-ended Output Slew Rate

#### Single-ended output slew rate definition

| Deservition                                    | Meas                 | Defined by           |                                                            |
|------------------------------------------------|----------------------|----------------------|------------------------------------------------------------|
| Description                                    | From                 | То                   | Defined by                                                 |
| Single ended output slew rate for rising edge  | V <sub>OL</sub> (AC) | V <sub>OH</sub> (AC) | [V <sub>OH</sub> (AC)-V <sub>OL</sub> (AC)]/<br>Delta TRse |
| Single ended output slew rate for falling edge | V <sub>OH</sub> (AC) | V <sub>OL</sub> (AC) | [V <sub>OH</sub> (AC)-V <sub>OL</sub> (AC)]/<br>Delta TFse |

Notes:

1. Output slew rate is verified by design and characterization, and may not be subject to production test.



Single-ended Output Slew Rate Definition



#### Single-ended output slew rate

| Parameter                     | Symbol | DDR4-2133/2400/2666 |   | Units |  |  |  |
|-------------------------------|--------|---------------------|---|-------|--|--|--|
| Single ended output slew rate | SRQse  | 4                   | 9 | V/ns  |  |  |  |
| Description:                  |        |                     |   |       |  |  |  |

SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

Se: Single-ended Signals

For Ron = RZQ/7 setting

Notes:

1. In two cases, a maximum slew rate of 12 V/ns applies for a single DQ signal within a byte lane.

- Case 1 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low or low to high) while all remaining DQ signals in the same byte lane are static (i.e. they stay at either high or low).

- Case 2 is defined for a single DQ signal within a byte lane which is switching into a certain direction (either from high to low or low to high) while all remaining DQ signals in the same byte lane are switching into the opposite direction (i.e. from low to high or high to low respectively). For the remaining DQ signal switching into the opposite direction, the regular maximum limit of 9 V/ns applies.

#### Differential Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between  $V_{OLdiff}(AC)$  and  $V_{OHdiff}(AC)$  for differential signals as shown in Table and Figure of Differential output slew rate definition.

#### Differential output slew rate definition

| Description                                    | Meas                     | Defined by               |                                                                          |
|------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------------------------|
| Description                                    | From                     | То                       | Defined by                                                               |
| Differential output slew rate for rising edge  | V <sub>Odiff</sub> (AC)  | V <sub>OHdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC)-<br>V <sub>OLdiff</sub> (AC)]∕<br>Delta TRdiff |
| Differential output slew rate for falling edge | V <sub>OHdiff</sub> (AC) | V <sub>OLdiff</sub> (AC) | [V <sub>OHdiff</sub> (AC)-<br>V <sub>OLdiff</sub> (AC)]/<br>Delta TFdiff |

Notes:

1. Output slew rate is verified by design and characterization, and may not be subject to production test.



Differential Output Slew Rate Definition



#### Differential output slew rate

| Devemeter                     | Symphol | DDR4-2133 | Unite |       |  |
|-------------------------------|---------|-----------|-------|-------|--|
| Parameter                     | Symbol  | Min       | Max   | Units |  |
| Differential output slew rate | SRQdiff | 8         | 18    | V/ns  |  |

Description:

SR: Slew Rate

Q: Query Output (like in DQ, which stands for Data-in, Query-Output)

diff: Differential Signals

For Ron = RZQ/7 setting

## Single-ended AC & DC Output Levels of Connectivity Test Mode

Following output parameters will be applied for DDR4 SDRAM Output Signal during Connectivity Test Mode.

| Symbol               | Parameter                                                     | DDR4-2133/2400/2666             | Units | Notes |
|----------------------|---------------------------------------------------------------|---------------------------------|-------|-------|
| V <sub>OH</sub> (DC) | DC output high measurement level (for IV curve linearity)     | $1.1 \text{ x } V_{\text{DDQ}}$ | v     |       |
| V <sub>OM</sub> (DC) | DC output mid measurement level (for IV curve linearity)      | $0.8 \times V_{\text{DDQ}}$     | v     |       |
| V <sub>OL</sub> (DC) | DC output low measurement level (for IV curve linearity)      | $0.5 \times V_{\text{DDQ}}$     | v     |       |
| V <sub>OB</sub> (DC) | DC output below measurement level (for<br>IV curve linearity) | $0.2 \times V_{\text{DDQ}}$     | v     |       |
| V <sub>OH</sub> (AC) | AC output high measurement level (for<br>output SR)           | $V_{TT}$ + (0.1 x $V_{DDQ}$ )   | V     | 1     |
| V <sub>OL</sub> (AC) | AC output below measurement level (for output SR)             | $V_{TT}$ - (0.1 x $V_{DDQ}$ )   | V     | 1     |

Notes:

1. The effective test load is 50 terminated by  $V_{TT}$  = 0.5 \*  $V_{\text{DDQ}}$ 



Output Slew Rate Definition of Connectivity Test Mode

#### Single-ended output slew rate of Connectivity Test Mode

| Deveryotev                 | Cumhal       | DDR4-2133 | 3/2400/2666 | Unite | Nataa |
|----------------------------|--------------|-----------|-------------|-------|-------|
| Parameter                  | Symbol       | Min       | Max         | Units | Notes |
| Output signal Falling time | TF_output_CT | -         | 10          | ns/V  |       |
| Output signal Rising time  | TR_output_CT | -         | 10          | ns/V  |       |



## Test Load for Connectivity Test Mode Timing

The reference load for ODT timings is defined in Figure Connectivity Test Mode Timing Reference Load.



Connectivity Test Mode Timing Reference Load

## DATASHEET



## IDD Specification

|                                                                                                                   |                    | Data rate | I <sub>DD</sub> max |        |
|-------------------------------------------------------------------------------------------------------------------|--------------------|-----------|---------------------|--------|
| Conditions                                                                                                        | Symbol             | (Mbps)    | X16                 | Unit   |
| Operating One Bank Active-to-Precharge Current (AL=0);                                                            |                    |           |                     |        |
| CKE: High; External clock: On; t <sub>CK</sub> , nRC, nRAS, CL: see timing used table; BL: 8 <sup>1</sup> ;       |                    |           |                     |        |
| AL: 0; CS: High between ACT and PRE; Command, Address, Bank Group                                                 |                    | 2666      | 93                  | 0      |
| Address, Bank Address Inputs: partially toggling; Data IO: V <sub>DDQ</sub> ; DM: stable at 1;                    | I <sub>DD0</sub>   | 2400      | 90                  | mA     |
| Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,; Output Buffer and                            |                    |           |                     |        |
| RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                             |                    |           |                     |        |
| Operating One Bank Active-Read-Precharge Current (AL=0);                                                          |                    |           |                     |        |
| CKE: High; External clock: On; t <sub>ck</sub> , nRC, nRAS, CL: see timing used table; BL: 8 <sup>1</sup> ;       |                    |           |                     |        |
| AL: 0; CS: High between ACT, RD and PRE; Command, Address, Bank Group                                             |                    | 2666      | 101                 |        |
| Address, Bank Address Inputs, Data IO: partially toggling; DM: stable at 1; Bank                                  | I <sub>DD1</sub>   | 2400      | 97                  | mA     |
| Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,; Output Buffer and RTT:                            |                    |           |                     |        |
| Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                                  |                    |           |                     |        |
| Precharge Standby Current (AL=0);                                                                                 |                    |           |                     |        |
| CKE: High; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ : |                    |           |                     |        |
| stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially                                 | I <sub>DD2N</sub>  | 2666      | 55                  | mA     |
| toggling; Data IO: V <sub>DDQ</sub> ; DM: stable at 1; Bank Activity: all banks closed; Output Buffer             | 00211              | 2400      | 54                  |        |
| and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                         |                    |           |                     |        |
| Precharge Standby ODT Current;                                                                                    |                    |           |                     |        |
| CKE: High; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ : |                    |           |                     |        |
| stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially                                 | I <sub>DD2NT</sub> | 2666      | 62                  | mA     |
| toggling; Data IO: V <sub>SSO;</sub> DM: stable at 1; Bank Activity: all banks closed; Output Buffer              | ·DDZINI            | 2400      | 60                  |        |
| and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: toggling                                            |                    |           |                     |        |
| Precharge Power-Down Current;                                                                                     |                    |           |                     |        |
| CKE: Low; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ :  |                    |           |                     |        |
| stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at                                 | I <sub>DD2P</sub>  | 2666      | 36                  | mA     |
| 0; Data IO: $V_{DDO}$ ; $\overline{DM}$ : stable at 1; Bank Activity: all banks closed; Output Buffer and         | JUD2P              | 2400      | 32                  | 1117 ( |
| RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                             |                    |           |                     |        |
| Precharge Quiet Standby Current;                                                                                  |                    |           |                     |        |
| CKE: High; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ : |                    |           |                     |        |
| stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at                                 | I <sub>DD2Q</sub>  | 2666      | 52                  | mA     |
| 0; Data IO: $V_{DDO}$ ; $\overline{DM}$ : stable at 1; Bank Activity: all banks closed; Output Buffer and         | IDD2Q              | 2400      | 52                  | IIIA   |
| RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                             |                    |           |                     |        |
| Active Standby Current;                                                                                           |                    |           |                     |        |
| CKE: High; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ : |                    |           |                     |        |
| stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: partially                                 | I <sub>DD3N</sub>  | 2666      | 88                  | mA     |
| toggling; Data IO: V <sub>DDQ</sub> ; DM: stable at 1; Bank Activity: all banks open; Output Buffer               | UD3N               | 2400      | 85                  | IIIA   |
| and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                         |                    |           |                     |        |
| Active Power-Down Current;                                                                                        |                    |           |                     |        |
| CKE: Low; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ :  |                    |           |                     |        |
| stable at 1; Command, Address, Bank Group Address, Bank Address Inputs: stable at                                 |                    | 2666      | 45                  | mA     |
| 0; Data IO: $V_{DDO}$ ; $\overline{DM}$ : stable at 1; Bank Activity: all banks open; Output Buffer and           | I <sub>DD3P</sub>  | 2400      | 44                  | IIIA   |
| RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                             |                    |           |                     |        |
| Operating Burst Read Current;                                                                                     |                    | + +       |                     |        |
|                                                                                                                   |                    |           |                     |        |
| CKE: High; External clock: On; t <sub>CK</sub> , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; CS:        |                    |           |                     |        |
| High between RD; Command, Address, Bank Group Address, Bank Address Inputs:                                       |                    | 2666      | 178                 |        |
| partially toggling; Data IO: seamless read data burst with different data between one                             | I <sub>DD4R</sub>  | 2400      | 166                 | mA     |
| burst and the next one; DM: stable at 1; Bank Activity: all banks open, RD commands                               |                    |           |                     |        |
| cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode                                       |                    |           |                     |        |
| Registers <sup>2</sup> ; ODT Signal: stable at 0                                                                  |                    |           |                     |        |

DATASHEET



| Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Symbol            | Data rate<br>(Mbps) |            | Unit |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|------------|------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |                     | X16        |      |  |
| <b>Operating Burst Write Current;</b><br>CKE: High; External clock: On; $t_{CK}$ , CL: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ :<br>High between WR; Command, Address, Bank Group Address, Bank Address Inputs:<br>partially toggling; Data IO: seamless read data burst with different data between one<br>burst and the next one; $\overline{DM}$ : stable at 1; Bank Activity: all banks open, WR commands<br>cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode<br>Registers <sup>2</sup> ; ODT Signal: stable at High                                                          | I <sub>DD4W</sub> | 2666<br>2400        | 208<br>192 | mA   |  |
| Burst Refresh Current (1X REF);                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |                     |            |      |  |
| CKE: High; External clock: On; $t_{CK}$ , CL, nRFC: see timing used table; BL: 8 <sup>1</sup> ; AL:0; $\overline{CS}$ : High between REF; Command, Address, Bank Group Address, Bank Address Inputs: partially toggling; Data IO: $V_{DDO}$ ; $\overline{DM}$ : stable at 1; Bank Activity: REF command every nRFC; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at 0                                                                                                                                                                                                                            | I <sub>DD5B</sub> | 2666<br>2400        | 180<br>177 | mA   |  |
| <b>Self Refresh Current: Normal Temperature Range;</b><br>Tcase: 0-85°C; Low Power Auto Self Refresh (LP ASR): Normal <sup>3</sup> ; CKE: Low;<br>External clock: Off; CK and $\overrightarrow{CK}$ : Low; CL: see timing used table; BL: 8 <sup>1</sup> ; AL: 0; $\overrightarrow{CS}$ ,                                                                                                                                                                                                                                                                                                                                              |                   | 2666                | 28         |      |  |
| Command, Address, Bank Group Address, Bank Address, Data IO: High; DM: stable at 1; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: Mid-level                                                                                                                                                                                                                                                                                                                                                                                                                       | IDD6N             | 2400                | 28         | mA   |  |
| Self Refresh Current: Extended Temperature Range;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   |                     |            |      |  |
| Tcase: 0-95°C; Low Power Auto Self Refresh (LP ASR): Extended <sup>3</sup> ; CKE: Low;<br>External clock: Off; CK and $\overrightarrow{CK}$ : Low; CL: see timing used table; BL: 8 <sup>1</sup> ; AL: 0; $\overrightarrow{CS}$ ,<br>Command, Address, Bank Group Address, Bank Address, Data IO: High; $\overrightarrow{DM}$ : stable<br>at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and                                                                                                                                                                                                          | I <sub>DD6E</sub> | 2666<br>2400        | 33<br>33   | mA   |  |
| RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: Mid-level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |                     |            |      |  |
| Self Refresh Current: Reduced Temperature Range;<br>Tcase: 0-45°C; Low Power Auto Self Refresh (LP ASR): Reduced <sup>3</sup> ; CKE: Low;<br>External clock: Off; CK and CK: Low; CL: see timing used table; BL: 8 <sup>1</sup> ; AL: 0; CS,<br>Command, Address, Bank Group Address, Bank Address, Data IO: High; DM: stable<br>at 1; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and<br>RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: Mid-level                                                                                                                                            | IDD6R             | 2666<br>2400        | 25<br>25   | mA   |  |
| Auto Self Refresh Current;<br>Tcase: 0-95°C; Low Power Auto Self Refresh (LP ASR): Auto <sup>3</sup> ; CKE: Low; External<br>clock: Off; CK and CK: Low; CL: see timing used table; BL: 8 <sup>1</sup> ; AL: 0; CS,<br>Command, Address, Bank Group Address, Bank Address, Data IO: High; DM: stable<br>at 1; Bank Activity: Auto Self-Refresh operation; Output Buffer and RTT: Enabled in<br>Mode Registers <sup>2</sup> ; ODT Signal: Mid-level                                                                                                                                                                                     | I <sub>DD6A</sub> | 2666<br>2400        | 32<br>32   | mA   |  |
| <b>Operating Bank Interleave Read Current;</b><br>CKE: High; External clock: On; $t_{CK}$ , nRC, nRAS, nRCD, nRRD, nFAW, CL: see<br>timing used table; BL: 8 <sup>1</sup> ; AL: CL-1; $\overline{CS}$ : High between ACT and RDA; Command,<br>Address, Bank Group Address, Bank Address Inputs: partially toggling; Data IO: read<br>data bursts with different data between one burst and the next one; $\overline{DM}$ : stable at 1;<br>Bank Activity: two times interleaved cycling through banks (0,1,7) with different<br>addressing; Output Buffer and RTT: Enabled in Mode Registers <sup>2</sup> ; ODT Signal: stable at<br>0 | I <sub>DD7</sub>  | 2666<br>2400        | 223<br>183 | mA   |  |
| Maximum Power-Down Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>DD8</sub>  | 2666<br>2400        | 24<br>24   | mA   |  |



#### Notes:

- 1. Burst Length: BL8 fixed by MRS: set MR0 [A1:0 = 00].
- 2. Output Buffer Enable
- set MR1 [A12=0] : Qoff = Output buffer enabled
- set MR1 [A2:1 = 00] : Output Driver Impedance Control = RZQ/7
- RTT\_NOM enable
- set MR1 [A10:8 = 011] : RTT\_NOM = RZQ/6
- RTT\_WR enable
- set MR2 [A10:9 = 01] : RTT\_WR = RZQ/2
- RTT\_PARK disable
- set MR5 [A8:6 = 000]

3. Low Power Auto Self Refresh (LP ASR) : set MR2 [A7:6 = 00] : Normal Temperature range

- [A7:6 = 01] : Reduced Temperature range
- [A7:6 = 10] : Extended Temperature range
- [A7:6 = 11] : Auto Self Refresh

#### Timing used for IDD and IDDQ Measured – Loop Patterns

| 0                  | DDR4-2133 | DDR4-2400 | DDR4-2666 |      |
|--------------------|-----------|-----------|-----------|------|
| Symbol             | 15-15-15  | 17-17-17  | 19-19-19  | Unit |
| t <sub>ск</sub>    | 0.937     | 0.833     | 0.75      | ns   |
| CL                 | 15        | 17        | 19        | nCK  |
| CWL                | 14        | 16        | 18        | nCK  |
| nRCD               | 15        | 17        | 19        | nCK  |
| nRC                | 51        | 56        | 62        | nCK  |
| nRAS               | 36        | 39        | 43        | nCK  |
| nRP                | 15        | 17        | 19        | nCK  |
| nFAW               | 32        | 36        | 40        | nCK  |
| nRRDS              | 6         | 7         | 8         | nCK  |
| nRRDL              | 7         | 8         | 9         | nCK  |
| t <sub>CCD_S</sub> | 4         | 4         | 4         | nCK  |
| t <sub>CCD_L</sub> | 6         | 6         | 7         | nCK  |
| t <sub>wtr_s</sub> | 3         | 3         | 4         | nCK  |
| t <sub>wrr_L</sub> | 8         | 9         | 10        | nCK  |
| nRFC 4Gb           | 278       | 313       | 347       | nCK  |





## DDR4-2133 Speed Bins

|                             | S                              | peed Bin          | - 093 (DD             |                                                |                            |      |             |
|-----------------------------|--------------------------------|-------------------|-----------------------|------------------------------------------------|----------------------------|------|-------------|
|                             | CL-                            | nRCD-nRP          |                       | 15-15-15                                       |                            | Unit | Notes       |
|                             | Paramet                        | er                | Symbol                | Min                                            | Max                        |      |             |
| Internal read co            | ommand to first d              | ata               | t <sub>AA</sub>       | 14.06 <sup>12</sup><br>(13.50) <sup>5,10</sup> | 18.00                      | ns   | 10          |
| Internal read co<br>enabled | ommand to first d              | ata with read DBI | t <sub>AA_DBI</sub>   | t <sub>AA</sub> (min)+3nCK                     | t <sub>AA</sub> (max)+3nCK | ns   | 10          |
| ACT to internal             | read or write del              | ay time           | t <sub>RCD</sub>      | 14.06 <sup>12</sup><br>(13.50) <sup>5,10</sup> | -                          | ns   | 10          |
| PRE command                 | period                         |                   | t <sub>RP</sub>       | 14.06 <sup>12</sup><br>(13.50) <sup>5,10</sup> | -                          | ns   | 10          |
| ACT to PRE command period   |                                | t <sub>RAS</sub>  | 33                    | 9 x t <sub>refi</sub>                          | ns                         | 10   |             |
| ACT to ACT or               | ACT to ACT or REF command time |                   | t <sub>RC</sub>       | 47.06 <sup>12</sup><br>(46.50) <sup>5,10</sup> | -                          | ns   | 10          |
|                             | Normal                         | Read DBI          |                       |                                                |                            |      |             |
|                             | CL=9                           |                   | . (1)(0)              | 1.5                                            | 1.5                        | ns   | 100100      |
| CWL=9                       |                                | CL=11(Optional)   | t <sub>ск</sub> (AVG) | (Optional) <sup>5,10,12</sup>                  | 1.6                        |      | 1,2,3,4,6,9 |
|                             | CL=10                          | CL=12             | t <sub>ск</sub> (AVG) | Rese                                           | erved                      | ns   | 1,2,3,4,6,9 |
|                             | CL=11                          | .=11 CL=13        | t <sub>ск</sub> (AVG) | 1.25                                           | <1.5                       | ns   | 1,2,3,4,6   |
| CWL=9,11                    | OL-11                          | 0E=10             |                       | (Optio                                         | ional) <sup>5,10</sup>     |      | 1,2,3,4,0   |
|                             | CL=12                          | CL=14             | t <sub>ск</sub> (AVG) | 1.25                                           | <1.5                       | ns   | 1,2,3,6     |
|                             | 01 40                          | 01.45             | + (N)(O)              | 1.071                                          | <1.25                      |      | 10010       |
| CWL=10,12                   | CL=13                          | CL=15             | t <sub>ск</sub> (AVG) | (Optional) <sup>5,10</sup>                     |                            | ns   | 1,2,3,4,6   |
|                             | CL=14                          | CL=16             | t <sub>ск</sub> (AVG) | 1.071                                          | <1.25                      | ns   | 1,2,3,6     |
|                             | CL=14                          | CL=17             | t <sub>ск</sub> (AVG) | Rese                                           | erved                      | ns   | 1,2,3,4     |
| CWL=11,14                   | CL=15                          | CL=18             | t <sub>ск</sub> (AVG) | 0.937                                          | <1.071                     | ns   | 1,2,3,4     |
|                             | CL=16                          | CL=19             | t <sub>ск</sub> (AVG) | 0.937                                          | <1.071                     | ns   | 1,2,3       |
| Supported CL setting        |                                |                   |                       | 9, 11, 12, 13, 14, 15, 16                      |                            | nCK  | 11,12       |
|                             | Support                        | ted CWL setting   |                       | 9, 10, 11, 12, 14                              |                            | nCK  |             |





## DDR4-2400 Speed Bins

|                                     | Sp                 | beed Bin          |                                  | - 083 (DE                          | )R4-2400)                       |      |             |
|-------------------------------------|--------------------|-------------------|----------------------------------|------------------------------------|---------------------------------|------|-------------|
|                                     | CL-r               | וRCD-nRP          |                                  | 17-1                               | 17-17                           | Unit | Notes       |
| Parameter                           |                    |                   | Symbol                           | Min                                | Max                             |      |             |
| Internal read command to first data |                    | t <sub>AA</sub>   | 14.16<br>(13.75) <sup>5,10</sup> | 18.00                              | ns                              | 10   |             |
| Internal read co<br>enabled         | mmand to first da  | ata with read DBI | t <sub>AA_DBI</sub>              | t <sub>AA</sub> (min)+3nCK         | t <sub>AA</sub> (max)+3nCK      | ns   | 10          |
| ACT to internal                     | read or write dela | ay time           | t <sub>RCD</sub>                 | 14.16<br>(13.75) <sup>5,10</sup>   | -                               | ns   | 10          |
| PRE command                         | period             |                   | t <sub>RP</sub>                  | 14.16<br>(13.75) <sup>5,10</sup>   | -                               | ns   | 10          |
| ACT to PRE command period           |                    | t <sub>RAS</sub>  | 32                               | 9 x t <sub>REFI</sub>              | ns                              | 10   |             |
| ACT to ACT or REF command time      |                    |                   | t <sub>RC</sub>                  | 46.16<br>(45.75) <sup>5,10</sup>   | -                               | ns   | 10          |
|                                     | Normal             | Read DBI          |                                  |                                    |                                 |      |             |
| CWL=9                               | CL=9               | CL=11(Optional)   | t <sub>ск</sub> (AVG)            | Reserved                           |                                 | ns   | 1,2,3,4,7,9 |
| GVVL=9                              | CL=10              | CL=12             | t <sub>ск</sub> (AVG)            | 1.5                                | 1.6                             | ns   | 1,2,3,4,7,9 |
|                                     | CL=10              | CL=12             | t <sub>CK</sub> (AVG)            | Reserved                           |                                 | ns   | 4           |
| CWL=9,11                            | CL=11              | CL=13             | t <sub>CK</sub> (AVG)            | 1.25<br>(Optic                     | <1.5<br>onal) <sup>5,10</sup>   | ns   | 1,2,3,4,7   |
|                                     | CL=12              | CL=14             | t <sub>ск</sub> (AVG)            | 1.25                               | <1.5                            | ns   | 1,2,3,7     |
|                                     | CL=12              | CL=14             | t <sub>ck</sub> (AVG)            | Res                                | erved                           | ns   | 4           |
| CWL=10,12                           | CL=13              | CL=15             | t <sub>ск</sub> (AVG)            | 1.071<br>(Optic                    | <1.25                           | ns   | 1,2,3,4,7   |
|                                     | CL=14              | CL=16             | t <sub>ск</sub> (AVG)            | 1.071                              | <1.25                           | ns   | 1,2,3,7     |
|                                     | CL=14              | CL=17             | t <sub>CK</sub> (AVG)            | Reserved                           |                                 | ns   | 4           |
| CWL=11,14                           | CL=15              | CL=18             | t <sub>ск</sub> (AVG)            | 0.937<br>(Optic                    | <1.071<br>onal) <sup>5,10</sup> | ns   | 1,2,3,4,7   |
|                                     | CL=16              | CL=19             | t <sub>ск</sub> (AVG)            | 0.937                              | <1.071                          | ns   | 1,2,3,7     |
|                                     | CL=15              | CL=18             | t <sub>ск</sub> (AVG)            |                                    | erved                           | ns   | 1,2,3,4     |
| 014/1 10 10                         | CL=16              | CL=19             | t <sub>CK</sub> (AVG)            |                                    | erved                           | ns   | 1,2,3,4     |
| CWL=12,16                           | CL=17              | CL=20             | t <sub>ск</sub> (AVG)            | 0.833                              | <0.937                          | ns   | 1,2,3,4     |
|                                     | CL=18              | CL=21             | t <sub>ск</sub> (AVG)            | 0.833                              | <0.937                          | ns   | 1,2,3       |
|                                     | Suppor             | rted CL setting   |                                  | 10, 11, 12, 13, 14, 15, 16, 17, 18 |                                 | nCK  | 11          |
|                                     | Support            | ed CWL setting    |                                  | 9, 10, 11,                         | 12, 14, 16                      | nCK  |             |





## DDR4-2666 Speed Bins

|                             | Sp                 | beed Bin          |                                                | - 075 (DD                        | )R4-2666)                      |          |                    |
|-----------------------------|--------------------|-------------------|------------------------------------------------|----------------------------------|--------------------------------|----------|--------------------|
|                             | CL-r               | nRCD-nRP          |                                                | 19-1                             | 9-19                           | Unit     | Notes              |
|                             | Paramete           | er                | Symbol                                         | Min                              | Max                            |          |                    |
| Internal read co            | ommand to first da | ata               | t <sub>AA</sub>                                | 14.25<br>(13.75) <sup>5,10</sup> | 18.00                          | ns       | 10                 |
| Internal read co<br>enabled | ommand to first da | ata with read DBI | t <sub>AA_DBI</sub>                            | t <sub>AA</sub> (min)+3nCK       | t <sub>AA</sub> (max)+3nCK     | ns       | 10                 |
| ACT to internal             | read or write dela | ay time           | t <sub>RCD</sub>                               | 14.25<br>(13.75) <sup>5,10</sup> | -                              | ns       | 10                 |
| PRE command                 | period             |                   | t <sub>RP</sub>                                | 14.25<br>(13.75) <sup>5,10</sup> | -                              | ns       | 10                 |
| ACT to PRE co               | mmand period       |                   | t <sub>RAS</sub>                               | 32                               | 9 x t <sub>REFI</sub>          | ns       | 10                 |
| ACT to ACT or               | REF command tir    | ne                | t <sub>RC</sub>                                | 46.25<br>(45.75) <sup>5,10</sup> | -                              | ns       | 10                 |
|                             | Normal             | Read DBI          |                                                |                                  |                                |          |                    |
| 014/1 0                     | CL=9               | CL=11             | t <sub>CK</sub> (AVG)                          | Rese                             | erved                          | ns       | 1,2,3,4,8,9        |
| CWL=9                       | CL=10              | CL=12             | t <sub>CK</sub> (AVG)                          | 1.5                              | 1.6                            | ns       | 1,2,3,8,9          |
|                             | CL=10              | CL=12             | t <sub>CK</sub> (AVG)                          | Rese                             | erved                          | ns       | 4                  |
| CWL=9,11                    | CL=11              | CL=13             | t <sub>ск</sub> (AVG)                          | 1.25<br>(Optio                   | <1.5<br>nal) <sup>5,10</sup>   | ns       | 1,2,3,4,8          |
|                             | CL=12              | CL=14             | t <sub>CK</sub> (AVG)                          | 1.25                             | <1.5                           | ns       | 1,2,3,8            |
|                             | CL=12              | CL=14             | t <sub>CK</sub> (AVG)                          | Rese                             | erved                          | ns       | 4                  |
| CWL=10,12                   | CL=13              | CL=15             | t <sub>CK</sub> (AVG)                          | 1.071<br>(Optio                  | <1.25                          | ns       | 1,2,3,4,8          |
|                             | CL=14              | CL=16             | t <sub>CK</sub> (AVG)                          | 1.071                            | <1.25                          | ns       | 1,2,3,8            |
|                             | CL=14              | CL=17             | t <sub>CK</sub> (AVG)                          | Rese                             | erved                          | ns       | 4                  |
| CWL=11,14                   | CL=15              | CL=18             | t <sub>ск</sub> (AVG)                          | 0.937<br>(Optio                  | <1.071<br>nal) <sup>5,10</sup> | ns       | 1,2,3,4,8          |
|                             | CL=16              | CL=19             | t <sub>CK</sub> (AVG)                          | 0.937                            | <1.071                         | ns       | 1,2,3,8            |
|                             | CL=15              | CL=18             | t <sub>CK</sub> (AVG)                          | Rese                             | erved                          | ns       | 4                  |
|                             | CL=16              | CL=19             | t <sub>CK</sub> (AVG)                          | Rese                             | erved                          | ns       | 1,2,3,4,8          |
| CWL=12,16                   | CL=17              | CL=20             | t <sub>ck</sub> (AVG)                          | 0.833                            | <0.937                         | ns       | 1,2,3,4,8          |
|                             | CL=18              | CL=21             |                                                | 0.833                            | nal) <sup>5,10</sup><br><0.937 | ns       | 1,2,3,4,8          |
|                             | CL=18<br>CL=17     | CL=21<br>CL=20    | t <sub>CK</sub> (AVG)<br>t <sub>CK</sub> (AVG) |                                  | <0.937<br>erved                | ns       | 1,2,3,8<br>1,2,3,4 |
|                             | CL=17<br>CL=18     | CL=20<br>CL=21    | t <sub>ск</sub> (AVG)                          |                                  | erved                          | ns<br>ns | 1,2,3,4            |
| CWL=14,18                   | CL=10              | CL=22             | t <sub>CK</sub> (AVG)                          | 0.75                             | <0.833                         | ns       | 1,2,3,4            |
|                             | CL=20              | CL=23             | t <sub>CK</sub> (AVG)                          | 0.75                             | <0.833                         | ns       | 1,2,3              |
|                             |                    | rted CL setting   |                                                | 10, 11, 12, 13, 1                | 4, 15, 16, 17, 18,<br>, 20     | nCK      | 11                 |
|                             | Support            | ed CWL setting    |                                                | 9, 10, 11, 12                    | 2, 14, 16, 18                  | nCK      |                    |





## Speed Bin Table Note

Absoulte Specification

 $-V_{DDQ} = V_{DD} = 1.20V \pm 0.06V$ 

- V<sub>PP</sub> = 2.5V +0.25/-0.125V

-The values defined with above-mentioned table are DLL ON case.

- DDR4-1600, 1866, 2133 and 2400 Speed Bin Tables are valid only when Geardown Mode is disabled.

1. The CL setting and CWL setting result in  $t_{CK}(avg)$ .MIN and  $t_{CK}(avg)$ .MAX requirements. When making a selection of  $t_{CK}(avg)$ , both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.

2. t<sub>CK</sub>(avg).MIN limits: Since CAS Latency is not purely analog – data and strobe output are synchronized by the DLL – all possible intermediate frequencies may not be guaranteed. CL in clock cycle is calculated from tAA following rounding algorithm.

3.  $t_{CK}(avg)$ .MAX limits: Calculate  $t_{CK}(avg) = t_{AA}$ .MAX / CL SELECTED and round the resulting  $t_{CK}(avg)$  down to the next valid speed bin (i.e. 1.5ns or 1.25ns or 1.701ns or 0.937ns or 0.833ns). This result is  $t_{CK}(avg)$ .MAX corresponding to CL SELECTED.

4. 'Reserved' settings are not allowed. User must program a different value.

5. 'Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature. Refer to supplier's data sheet and/or the DIMM SPD information if and how this setting is supported.

6. Any DDR4-2133 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

7. Any DDR4-2400 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

8. Any DDR4-2666 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.

9. DDR4-1600 AC timing apply if DRAM operates at lower than 1600 MT/s data rate.

10. Parameters apply from tok(avg)min to tok(avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.

11. CL number in parentheses, it means that these numbers are optional.

12. DDR4 SDRAM supports CL=9 as long as a system meets  $t_{AA}(min)$ .





## AC Characteristics

|                                                                                                                        |                                 | - 093 (DD                                                   | )R4-2133)                                                                              |                       |       |
|------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|-------|
| Parameter                                                                                                              | Symbol                          | Min                                                         | Max                                                                                    | Unit                  | Note  |
| Minimum Clock Cycle Time<br>(DLL off mode)                                                                             | t <sub>ск</sub><br>(DLL_OFF)    | 8                                                           | 20                                                                                     | ns                    |       |
| Average Clock Period                                                                                                   | t <sub>ск</sub> (avg)           | 0.937                                                       | <1.071                                                                                 | ns                    | 35,36 |
| Average high pulse width                                                                                               | t <sub>CH</sub> (avg)           | 0.48                                                        | 0.52                                                                                   | t <sub>ск</sub> (avg) |       |
| Average low pulse width                                                                                                | t <sub>CL</sub> (avg)           | 0.48                                                        | 0.52                                                                                   | t <sub>ск</sub> (avg) |       |
| Absolute Clock Period                                                                                                  | t <sub>ск</sub> (abs)           | t <sub>ск</sub> (avg)min +<br>T <sub>jit</sub> (per)min_tot | t <sub>CK</sub> (avg)max +<br>T <sub>jit</sub> (per)max_tot                            | t <sub>ск</sub> (avg) |       |
| Absolute clock HIGH pulse width                                                                                        | t <sub>сн</sub> (abs)           | 0.45                                                        | -                                                                                      | t <sub>ск</sub> (avg) | 23    |
| Absolute clock LOW pulse width                                                                                         | t <sub>CL</sub> (abs)           | 0.45                                                        | -                                                                                      | t <sub>ск</sub> (avg) | 24    |
| Clock Period Jitter – total                                                                                            | JIT(per)_tot                    | -47                                                         | 47                                                                                     | ps                    | 23    |
| Clock Period Jitter – deterministic                                                                                    | JIT(per)_dj                     | -23                                                         | 23                                                                                     | ps                    | 26    |
| Clock Period Jitter during DLL locking period                                                                          | t <sub>JIT</sub> (per,lck)      | -38                                                         | 38                                                                                     | ps                    |       |
| Cycle to Cycle Period Jitter                                                                                           | t <sub>JIT</sub> (cc)           | -                                                           | 94                                                                                     | ps                    |       |
| Cycle to Cycle Period Jitter during DLL locking period                                                                 | t <sub>JIT</sub> (cc,lck)       | -                                                           | 75                                                                                     | ps                    |       |
| Cumulative error across 2 cycles                                                                                       | t <sub>ERR</sub> (2per)         | -69                                                         | 69                                                                                     | ps                    |       |
| Cumulative error across 3 cycles                                                                                       | t <sub>ERR</sub> (3per)         | -82                                                         | 82                                                                                     | ps                    |       |
| Cumulative error across 4 cycles                                                                                       | t <sub>ERR</sub> (4per)         | -91                                                         | 91                                                                                     | ps                    |       |
| Cumulative error across 5 cycles                                                                                       | t <sub>ERR</sub> (5per)         | -98                                                         | 98                                                                                     | ps                    |       |
| Cumulative error across 6 cycles                                                                                       | t <sub>ERR</sub> (6per)         | -104                                                        | 104                                                                                    | ps                    |       |
| Cumulative error across 7 cycles                                                                                       | t <sub>ERR</sub> (7per)         | -109                                                        | 109                                                                                    | ps                    |       |
| Cumulative error across 8 cycles                                                                                       | t <sub>ERR</sub> (8per)         | -113                                                        | 113                                                                                    | ps                    |       |
| Cumulative error across 9 cycles                                                                                       | t <sub>ERR</sub> (9per)         | -117                                                        | 117                                                                                    | ps                    |       |
| Cumulative error across 10 cycles                                                                                      | t <sub>ERR</sub> (10per)        | -120                                                        | 120                                                                                    | ps                    |       |
| Cumulative error across 11 cycles                                                                                      | t <sub>ERR</sub> (11per)        | -123                                                        | 123                                                                                    | ps                    |       |
| Cumulative error across 12 cycles                                                                                      | t <sub>ERR</sub> (12per)        | -126                                                        | 126                                                                                    | ps                    |       |
| Cumulative error across 13 cycles                                                                                      | t <sub>ERR</sub> (13per)        | -129                                                        | 129                                                                                    | ps                    |       |
| Cumulative error across 14 cycles                                                                                      | t <sub>ERR</sub> (14per)        | -131                                                        | 131                                                                                    | ps                    |       |
| Cumulative error across 15 cycles                                                                                      | t <sub>ERR</sub> (15per)        | -133                                                        | 133                                                                                    | ps                    |       |
| Cumulative error across 16 cycles                                                                                      | t <sub>ERR</sub> (16per)        | -135                                                        | 135                                                                                    | ps                    |       |
| Cumulative error across 17 cycles                                                                                      | t <sub>ERR</sub> (17per)        | -137                                                        | 137                                                                                    | ps                    |       |
| Cumulative error across 18 cycles                                                                                      | t <sub>ERR</sub> (18per)        | -139                                                        | 139                                                                                    | ps                    |       |
| Cumulative error across n = 13, 14 49, 50 cycles                                                                       | t <sub>err</sub> (nper)         |                                                             | 8ln(n))*t <sub>JIT</sub> (per)_total min)<br>8ln(n))*t <sub>JIT</sub> (per)_total max) | ps                    |       |
| Command and Address setup time to CK, $\overline{CK}$ referenced to V <sub>ih</sub> (ac) / V <sub>il</sub> (ac) levels | t <sub>is</sub> (base)          | 80                                                          | -                                                                                      | ps                    |       |
| Command and Address setup time to CK, $\overline{\text{CK}}$ referenced to $V_{\text{ref}}$ levels                     | $t_{\text{IS}}(V_{\text{ref}})$ | 180                                                         | -                                                                                      | ps                    |       |





INTELLIGENT MEMORY

| <b>.</b> .                                                                                                                          |                               | - 093 (DD                                | )R4-2133) |      |             |  |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------|-----------|------|-------------|--|
| Parameter                                                                                                                           | Symbol                        | Min                                      | Max       | Unit | Note        |  |
| Command and Address hold time to CK, $\overline{CK}$ referenced to V <sub>in</sub> (dc) / V <sub>il</sub> (dc) levels               | t <sub>IH</sub> (base)        | 105                                      | -         | ps   |             |  |
| Command and Address hold time to CK, $\overline{CK}$ referenced to V <sub>ref</sub> levels                                          | t <sub>IH</sub> (Vref)        | 180                                      | -         | ps   |             |  |
| Control and Address Input pulse width for each input                                                                                | t <sub>IPW</sub>              | 460                                      | -         | ps   |             |  |
| pat                                                                                                                                 | Commar                        | nd and Address Timing                    |           |      |             |  |
| CAS to CAS command delay for same bank group                                                                                        | t <sub>CCD_L</sub>            | max(5nCK,5.355ns)                        | -         | nCK  | 34          |  |
| CAS to CAS command delay for different bank group                                                                                   | t <sub>CCD_S</sub>            | 4                                        | -         | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to different bank group for 2KB page size                                                        | t <sub>RRD_S</sub> (2K)       | Max(4nCK,5.3ns)                          | -         | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>different bank group for 1KB page size                                                     | t <sub>RRD_S</sub> (1K)       | Max(4nCK,3.7ns)                          | -         | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1/2KB page size                                                      | t <sub>RRD_S</sub> (1/2K)     | Max(4nCK,3.7ns)                          | -         | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to same bank group for 2KB page size                                                             | t <sub>RRD_L</sub> (2K)       | Max(4nCK,6.4ns)                          | -         | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>same bank group for 1KB page size                                                          | t <sub>RRD_L</sub> (1K)       | Max(4nCK,5.3ns)                          | -         | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>same bank group for 1/2KB page size                                                        | t <sub>RRD_L</sub> (1/2K)     | Max(4nCK,5.3ns)                          | -         | nCK  | 34          |  |
| Four activate window for 2KB page size                                                                                              | t <sub>FAW</sub> _2K          | Max(28nCK,30ns)                          | -         | ns   | 34          |  |
| Four activate window for 1KB page size                                                                                              | t <sub>FAW</sub> _1K          | Max(20nCK,21ns)                          | -         | ns   | 34          |  |
| Four activate window for 1/2KB page size                                                                                            | t <sub>FAW</sub> _1/2K        | Max(16nCK,15ns)                          | -         | ns   | 34          |  |
| Delay from start of internal write transaction to internal read command for different bank group                                    | t <sub>WTR_S</sub>            | Max(2nCK,2.5ns)                          | -         | ns   | 1,2,<br>34  |  |
| Delay from start of internal write transaction to internal read command for same bank group                                         | t <sub>wtr_L</sub>            | Max(4nCK,7.5ns)                          | -         |      | 1,34        |  |
| Internal READ Command to PRECHARGE<br>Command delay                                                                                 | t <sub>RTP</sub>              | Max(4nCK,7.5ns)                          | -         |      |             |  |
| WRITE recovery time                                                                                                                 | t <sub>wR</sub>               | 15                                       | -         | ns   | 1           |  |
| Write recovery time when CRC and DM are enabled                                                                                     | t <sub>wr_crc</sub>           | t <sub>wr</sub> +max(5nCK,3.75ns)        | -         | ns   | 1,28        |  |
| Delay from start of internal write transaction to<br>internal read command for different bank group<br>with both CRC and DM enabled | t <sub>wtr_s</sub><br>_crc_dm | t <sub>wrr_s</sub> +max<br>(5nCK,3.75ns) | -         | ns   | 2,29,<br>34 |  |
| Delay from start of internal write transaction to<br>internal read command for same bank group<br>with both CRC and DM enabled      | t <sub>wtr_l</sub><br>_crc_dm | t <sub>wrR_L</sub> +max<br>(5nCK,3.75ns) | -         | ns   | 3,30,<br>34 |  |
| DLL locking time                                                                                                                    | t <sub>DLLK</sub>             | 768                                      | -         | nCK  |             |  |
| Mode Register Set command cycle time                                                                                                | t <sub>MRD</sub>              | 8                                        | -         | nCK  |             |  |
| Mode Register Set command update delay                                                                                              | t <sub>MOD</sub>              | Max(24nCK,15ns)                          | -         | nCK  | 50          |  |
| Multi-Purpose Register Recovery Time                                                                                                | t <sub>MPRR</sub>             | 1                                        | -         | nCK  | 33          |  |





| <b>_</b> .                                                                                                   |                        | - 093 (DDI                         | R4-2133)                                        |                         |                        |
|--------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------|-------------------------------------------------|-------------------------|------------------------|
| Parameter                                                                                                    | Symbol                 | Min                                | Мах                                             | Unit                    | Note                   |
| Multi-Purpose Register Write Recovery Time                                                                   | t <sub>wr_mpr</sub>    | t <sub>MOD</sub> (min)+AL+PL       | -                                               | nCK                     |                        |
| Auto precharge write recovery + precharge time                                                               | t <sub>DAL</sub> (min) | Programmed WR + ro                 | undup (t <sub>RP</sub> / t <sub>CK</sub> (avg)) | nCK                     | 52                     |
| DQ0 or DQL0 driven to 0 setup time to first<br>DQS rising edge                                               | t <sub>PDA_S</sub>     | 0.5                                | -                                               | UI                      | 45,47                  |
| DQ0 or DQL0 driven to 0 hold time from last<br>DQS falling edge                                              | t <sub>PDA_H</sub>     | 0.5                                | -                                               | UI                      | 46,47                  |
|                                                                                                              | CS_n to Co             | ommand Address Latency             |                                                 |                         |                        |
| CS to Command Address Latency                                                                                | t <sub>CAL</sub>       | Max(3nCK,3.748ns)                  | -                                               | nCK                     |                        |
| Mode Register Set command cycle time in CAL mode                                                             | t <sub>MRD_tCAL</sub>  | t <sub>MOD</sub> +t <sub>CAL</sub> | -                                               | nCK                     |                        |
| Mode Register Set update delay in CAL mode                                                                   | t <sub>MOD_tCAL</sub>  | t <sub>MOD</sub> +t <sub>CAL</sub> | -                                               | nCK                     |                        |
|                                                                                                              |                        | RAM Data Timing                    |                                                 |                         | 1                      |
| DQS, DQS to DQ skew, per group, per access                                                                   | t <sub>DQSQ</sub>      | -                                  | 0.16                                            | t <sub>ск</sub> (avg)/2 | 13,18,<br>39,49        |
| DQ output hold time per group, per access from DQS, $\overline{\text{DQS}}$                                  | t <sub>QH</sub>        | 0.76                               | -                                               | t <sub>ск</sub> (avg)/2 | 13,17,<br>18,39,<br>49 |
| Data Valid Window per device per UI: ( $t_{QH}$ - $t_{DQSQ}$ ) of each UI on a given DRAM                    | t <sub>DVWd</sub>      | 0.64                               | -                                               | UI                      | 17,18,<br>39,49        |
| Data Valid Window per pin per UI: (t <sub>QH</sub> - t <sub>DQSQ</sub> )<br>each UI on a pin of a given DRAM | t <sub>DVWp</sub>      | 0.69                               | -                                               | UI                      | 17,18,<br>39,49        |
| DQ low impedance time from CK, CK                                                                            | t <sub>LZ</sub> (DQ)   | -360                               | 180                                             | ps                      | 39                     |
| DQ high impedance time from CK, $\overline{CK}$                                                              | t <sub>HZ</sub> (DQ)   | -                                  | 180                                             | ps                      | 39                     |
|                                                                                                              | Da                     | ata Strobe Timing                  |                                                 |                         |                        |
| DQS, DQS differential READ Preamble (1 clock preamble)                                                       | t <sub>RPRE</sub>      | 0.9                                | NOTE 44                                         | t <sub>ск</sub>         | 40                     |
| DQS, DQS differential READ Preamble (2 clock preamble)                                                       | t <sub>RPRE2</sub>     | N/A                                | N/A                                             | t <sub>ск</sub>         | 41                     |
| DQS, DQS differential READ Postamble                                                                         | t <sub>RPST</sub>      | 0.33                               | NOTE 45                                         | t <sub>ск</sub>         |                        |
| DQS, DQS differential output high time                                                                       | t <sub>QSH</sub>       | 0.4                                | -                                               | t <sub>ск</sub>         | 21                     |
| DQS, DQS differential output low time                                                                        | t <sub>QSL</sub>       | 0.4                                | -                                               | t <sub>ск</sub>         | 20                     |
| DQS, DQS differential WRITE Preamble (1 clock preamble)                                                      | t <sub>wPRE</sub>      | 0.9                                | -                                               | t <sub>ск</sub>         | 42                     |
| DQS, DQS differential WRITE Preamble (2 clock preamble)                                                      | t <sub>wPRE2</sub>     | N/A                                | -                                               | tск                     | 43                     |
| DQS, DQS differential WRITE Postamble                                                                        | t <sub>wPST</sub>      | 0.33                               | -                                               | t <sub>ск</sub>         |                        |
| DQS, DQS low-impedance time (Referenced from RL-1)                                                           | t <sub>LZ</sub> (DQS)  | -360                               | 180                                             | ps                      |                        |
| DQS, DQS high-impedance time<br>(Referenced from RL+BL/2)                                                    | t <sub>HZ</sub> (DQS)  | -                                  | 180                                             | ps                      |                        |
| DQS, DQS differential input low pulse width                                                                  | t <sub>DQSL</sub>      | 0.46                               | 0.54                                            | t <sub>ск</sub>         |                        |
| DQS, DQS differential input high pulse width                                                                 | t <sub>DQSH</sub>      | 0.46                               | 0.54                                            | t <sub>ск</sub>         |                        |
| DQS, DQS rising edge to CK, CK rising edge (1 clock preamble)                                                | t <sub>DQSS</sub>      | -0.27                              | 0.27                                            | t <sub>ск</sub>         | 42                     |





|                                                                                                                  |                                 | - 093 (DDR4-2133)                                   |     |                 |              |
|------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------|-----|-----------------|--------------|
| Parameter                                                                                                        | Symbol                          | Min                                                 | Max | Unit            | Note         |
| DQS, DQS rising edge to CK, CK rising edge (2 clock preamble)                                                    | t <sub>DQSS2</sub>              | N/A                                                 | N/A | t <sub>ск</sub> | 43           |
| DQS, DQS falling edge setup time to CK, CK<br>rising edge                                                        | t <sub>DSS</sub>                | 0.18                                                | -   | t <sub>ск</sub> |              |
| DQS, $\overline{DQS}$ falling edge hold time from CK,<br>$\overline{CK}$ rising edge                             | t <sub>DSH</sub>                | 0.18                                                | -   | t <sub>ск</sub> |              |
| DQS, $\overline{DQS}$ rising edge output timing location<br>from rising CK, $\overline{CK}$ with DLL On mode     | t <sub>DQSCK</sub><br>(DLL On)  | -180                                                | 180 | ps              | 37,38,<br>39 |
| DQS, DQS rising edge output variance<br>window per DRAM                                                          | t <sub>DQSCKI</sub><br>(DLL On) | -                                                   | 310 | ps              | 37,38,<br>39 |
| ·                                                                                                                | , , ,                           | MPSM Timing                                         |     |                 |              |
| Command path disable delay upon MPSM entry                                                                       | t <sub>MPED</sub>               | t <sub>MOD</sub> (min)+<br>t <sub>CPDED</sub> (min) | -   |                 |              |
| Valid clock requirement after MPSM entry                                                                         | t <sub>скмре</sub>              | t <sub>MOD</sub> (min)+<br>t <sub>CPDED</sub> (min) | -   |                 |              |
| Valid clock requirement before MPSM exit                                                                         | t <sub>CKMPX</sub>              | t <sub>cĸsɛx</sub> (min)                            | -   |                 |              |
| Exit MPSM to commands not requiring a locked DLL                                                                 | t <sub>XMP</sub>                | t <sub>xs</sub> (min)                               | -   |                 |              |
| Exit MPSM to commands requiring a locked DLL                                                                     | t <sub>XMPDLL</sub>             | t <sub>xMP</sub> (min)+<br>t <sub>xspLL</sub> (min) | -   |                 |              |
| CS setup time to CKE                                                                                             | t <sub>MPX_S</sub>              | t <sub>IS</sub> min + t <sub>IH</sub> min           | -   |                 |              |
|                                                                                                                  | C                               | alibration Timing                                   |     |                 |              |
| Power-up and RESET calibration time                                                                              | t <sub>ZQinit</sub>             | 1024                                                | -   | nCK             |              |
| Normal operation Full calibration time                                                                           | t <sub>ZQoper</sub>             | 512                                                 | -   | nCK             |              |
| Normal operation Short calibration time                                                                          | tzocs                           | 128                                                 |     | nCK             |              |
|                                                                                                                  |                                 | t/Self Refresh Timing                               |     | non             |              |
| Exit Reset from CKE HIGH to a valid                                                                              | nese                            | Max(5nCK,t <sub>RFC</sub> (min)+                    |     |                 |              |
| command                                                                                                          | t <sub>XPR</sub>                | 10ns                                                | -   | nCK             |              |
| Exit Self Refresh to commands not requiring a locked DLL                                                         | t <sub>xs</sub>                 | t <sub>RFC</sub> (min) + 10ns                       | -   | nCK             |              |
| SRX to commands not requiring a locked DLL in Self Refresh ABORT                                                 | t <sub>xs_abort</sub><br>(min)  | t <sub>RFC4</sub> (min) + 10ns                      | -   | nCK             |              |
| Exit Self Refresh to ZQCL,ZQCS and MRS (CL,CWL,WR,RTP and Gear Down)                                             | t <sub>xs_FAST</sub><br>(min)   | t <sub>RFC4</sub> (min) + 10ns                      | -   | nCK             |              |
| Exit Self Refresh to commands requiring a locked DLL                                                             | t <sub>XSDLL</sub>              | t <sub>DLLK</sub> (min)                             | -   | nCK             |              |
| Minimum CKE low width for Self refresh entry to exit timing                                                      | t <sub>ckesr</sub>              | t <sub>CKE</sub> (min) + 1nCK                       | -   | nCK             |              |
| Minimum CKE low width for Self refresh entry<br>to exit timing with CA Parity enabled                            | t <sub>ckesr_</sub><br>Par      | t <sub>CKE</sub> (min) + 1nCK +<br>PL               | -   | nCK             |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE)                              | t <sub>CKSRE</sub>              | Max(5nCK,10ns)                                      | -   | nCK             |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE)<br>when CA Parity is enabled | t <sub>cksre_</sub><br>par      | Max(5nCK,10ns) + PL                                 | -   | nCK             |              |





INTELLIGENT MEMORY

| <b>D</b>                                                                                                                                    | 0                           | - 093 (DD                                     | R4-2133)            |                       | Noto  |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------|---------------------|-----------------------|-------|
| Parameter                                                                                                                                   | Symbol                      | Min                                           | Max                 | Unit                  | Note  |
| Valid Clock Requirement before Self Refresh<br>Exit (SRX) or Power-Down Exit (PDX) or<br>Reset Exit                                         | t <sub>cksrx</sub>          | Max(5nCK,10ns)                                | -                   | nCK                   |       |
|                                                                                                                                             | Po                          | ower Down Timing                              |                     |                       |       |
| Exit Power Down with DLL on to any valid<br>command; Exit Precharge Power Down with<br>DLL frozen to commands not requiring a<br>locked DLL | t <sub>xP</sub>             | Max(4nCK,6ns)                                 | -                   | nCK                   |       |
| CKE minimum pulse width                                                                                                                     | t <sub>CKE</sub>            | Max(3nCK,5ns)                                 | -                   | nCK                   | 31,32 |
| Command pass disable delay                                                                                                                  | t <sub>CPDED</sub>          | 4                                             | -                   | nCK                   |       |
| Power Down Entry to Exit Timing                                                                                                             | t <sub>PD</sub>             | t <sub>CKE</sub> (min)                        | 9*t <sub>REFI</sub> | nCK                   | 6     |
| Timing of ACT command to Power Down entry                                                                                                   | <b>t</b> ACTPDEN            | 2                                             | -                   | nCK                   | 7     |
| Timing of PRE or PREA command to Power<br>Down entry                                                                                        | t <sub>PRPDEN</sub>         | 2                                             | -                   | nCK                   | 7     |
| Timing of RD/RDA command to Power Down entry                                                                                                | t <sub>RDPDEN</sub>         | RL+4+1                                        | -                   | nCK                   |       |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                           | t <sub>WRPDEN</sub>         | WL+4+(t <sub>wR</sub> /t <sub>CK</sub> (avg)) | -                   | nCK                   | 4     |
| Timing of WRA command to Power Down<br>entry (BL8OTF, BL8MRS, BC4OTF)                                                                       | twrapden                    | WL+4+WR+1                                     | -                   | nCK                   | 5     |
| Timing of WR command to Power Down entry (BC4MRS)                                                                                           | t <sub>WRPBC4</sub><br>DEN  | WL+2+(t <sub>WR</sub> /t <sub>CK</sub> (avg)) | -                   | nCK                   | 4     |
| Timing of WRA command to Power Down<br>entry (BC4MRS)                                                                                       | t <sub>wrapbc</sub><br>4den | WL+2+WR+1                                     | -                   | nCK                   | 5     |
| Timing of REF command to Power Down entry                                                                                                   | trefpden                    | 2                                             | -                   | nCK                   | 7     |
| Timing of MRS command to Power Down entry                                                                                                   | t <sub>MRSPDEN</sub>        | t <sub>MOD</sub> (min)                        | -                   | nCK                   |       |
|                                                                                                                                             |                             | PDA Timing                                    |                     |                       |       |
| Mode Register Set command cycle time in PDA mode                                                                                            | t <sub>mrd_pda</sub>        | Max(16nCK, 10ns)                              | -                   | nCK                   |       |
| Mode Register Set command update delay in PDA mode                                                                                          | t <sub>mod_pda</sub>        | t <sub>M</sub>                                | DD                  | nCK                   |       |
|                                                                                                                                             |                             | ODT Timing                                    |                     |                       |       |
| Asynchronous RTT turn-on delay (Power-<br>Down with DLL frozen)                                                                             | t <sub>aonas</sub>          | 1.0                                           | 9.0                 | ns                    |       |
| Asynchronous RTT turn-off delay (Power-<br>Down with DLL frozen)                                                                            | t <sub>aofas</sub>          | 1.0                                           | 9.0                 | ns                    |       |
| RTT dynamic change skew                                                                                                                     | t <sub>ADC</sub>            | 0.3                                           | 0.7                 | t <sub>ск</sub> (avg) |       |
|                                                                                                                                             | Wr                          | ite Leveling Timing                           |                     |                       |       |
| First DQS, DQS rising edge after write leveling mode is promgrammed                                                                         | twlmrd                      | 40                                            | -                   | nCK                   | 12    |
| DQS, DQS delay after write leveling mode is programmed                                                                                      | twldqsen                    | 25                                            | -                   | nCK                   | 12    |
| Write leveling setup time from rising CK, CK crossing to rising DQS, DQS crossing                                                           | t <sub>wLS</sub>            | 0.13                                          | -                   | t <sub>ск</sub> (avg) |       |





INTELLIGENT MEMORY

| <b>D</b>                                                                                                                    |                                    | - 093 (DI         | DR4-2133) |                                                                                     |      |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------|-----------|-------------------------------------------------------------------------------------|------|
| Parameter                                                                                                                   | Symbol                             | Min               | Мах       | Unit<br>t <sub>CK</sub> (avg)<br>ns<br>ns<br>nCK<br>nCK<br>nCK<br>nCK<br>nCK<br>nCK | Note |
| Write leveling hold time from rising DQS,<br>$\overline{\text{DQS}}$ crossing to rising CK, $\overline{\text{CK}}$ crossing | t <sub>WLH</sub>                   | 0.13              | -         | t <sub>ск</sub> (avg)                                                               |      |
| Write leveling output delay                                                                                                 | t <sub>WLO</sub>                   | 0                 | 9.5       | ns                                                                                  |      |
| Write leveling output error                                                                                                 | t <sub>WLOE</sub>                  | -                 | -         | ns                                                                                  |      |
|                                                                                                                             | C                                  | A Parity Timing   | -         |                                                                                     |      |
| Commands not guaranteed to be executed during this time                                                                     | t <sub>PAR_</sub><br>UNKNOWN       | -                 | PL        | nCK                                                                                 |      |
| Delay from errant command to ALERT assertion                                                                                | t <sub>PAR_</sub><br>ALERT_ON      | -                 | PL+6ns    | nCK                                                                                 |      |
| Pulse width of ALERT signal when asserted                                                                                   | t <sub>PAR_</sub><br>ALERT_PW      | 64                | 128       | nCK                                                                                 |      |
| Timing from when Alert is asserted till<br>controller must start providing DES<br>commands in Persistent CA parity mode     | t <sub>par_</sub><br>alert_<br>rsp | -                 | 57        | nCK                                                                                 |      |
| Parity Latency                                                                                                              | PL                                 |                   | 4         | nCK                                                                                 |      |
|                                                                                                                             | CR                                 | C Error Reporting |           |                                                                                     |      |
| CRC error to ALERT laterncy                                                                                                 | t <sub>crc_</sub><br>alert         | 3                 | 13        | ns                                                                                  |      |
| CRC ALERT pulse width                                                                                                       | CRC_<br>ALERT_PW                   | 6                 | 10        | nCK                                                                                 |      |
|                                                                                                                             |                                    | t <sub>REFI</sub> |           |                                                                                     |      |
| t <sub>RFC1</sub> (min)                                                                                                     | 4Gb                                | 260               | -         | ns                                                                                  | 34   |
| t <sub>RFC2</sub> (min)                                                                                                     | 4Gb                                | 160               | -         | ns                                                                                  | 34   |
| t <sub>RFC4</sub> (min)                                                                                                     | 4Gb                                | 110               | -         | ns                                                                                  | 34   |





INTELLIGENT MEMORY

**BEYOND LIMITS** 

| Deverseter                                                                                           | - 083 (DDR4-2400)               |                                                             | 11                                                                                       | N                     |       |
|------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------|-------|
| Parameter                                                                                            | Symbol                          | Min                                                         | Мах                                                                                      | Unit                  | Note  |
| Minimum Clock Cycle Time<br>(DLL off mode)                                                           | t <sub>ск</sub><br>(DLL_OFF)    | 8                                                           | 20                                                                                       | ns                    |       |
| Average Clock Period                                                                                 | t <sub>ск</sub> (avg)           | 0.833                                                       | <0.937                                                                                   | ns                    | 35,36 |
| Average high pulse width                                                                             | t <sub>CH</sub> (avg)           | 0.48                                                        | 0.52                                                                                     | t <sub>ск</sub> (avg) |       |
| Average low pulse width                                                                              | t <sub>CL</sub> (avg)           | 0.48                                                        | 0.52                                                                                     | t <sub>ск</sub> (avg) |       |
| Absolute Clock Period                                                                                | t <sub>ск</sub> (abs)           | t <sub>ck</sub> (avg)min +<br>T <sub>jit</sub> (per)min_tot | t <sub>CK</sub> (avg)max +<br>T <sub>jit</sub> (per)max_tot                              | t <sub>CK</sub> (avg) |       |
| Absolute clock HIGH pulse width                                                                      | t <sub>CH</sub> (abs)           | 0.45                                                        | -                                                                                        | t <sub>ск</sub> (avg) | 23    |
| Absolute clock LOW pulse width                                                                       | t <sub>CL</sub> (abs)           | 0.45                                                        | -                                                                                        | t <sub>ск</sub> (avg) | 24    |
| Clock Period Jitter – total                                                                          | JIT(per)_tot                    | -42                                                         | 42                                                                                       | ps                    | 25    |
| Clock Period Jitter – deterministic                                                                  | JIT(per)_dj                     | -21                                                         | 21                                                                                       | ps                    | 26    |
| Clock Period Jitter during DLL locking period                                                        | t <sub>JIT</sub> (per,lck)      | -33                                                         | 33                                                                                       | ps                    |       |
| Cycle to Cycle Period Jitter                                                                         | t <sub>JIT</sub> (cc)           | -                                                           | 83                                                                                       | ps                    |       |
| Cycle to Cycle Period Jitter during DLL locking period                                               | t <sub>JIT</sub> (cc,lck)       | -                                                           | 67                                                                                       | ps                    |       |
| Cumulative error across 2 cycles                                                                     | t <sub>ERR</sub> (2per)         | -61                                                         | 61                                                                                       | ps                    |       |
| Cumulative error across 3 cycles                                                                     | t <sub>ERR</sub> (3per)         | -73                                                         | 73                                                                                       | ps                    |       |
| Cumulative error across 4 cycles                                                                     | t <sub>ERR</sub> (4per)         | -81                                                         | 81                                                                                       | ps                    |       |
| Cumulative error across 5 cycles                                                                     | t <sub>ERR</sub> (5per)         | -87                                                         | 87                                                                                       | ps                    |       |
| Cumulative error across 6 cycles                                                                     | t <sub>ERR</sub> (6per)         | -92                                                         | 92                                                                                       | ps                    |       |
| Cumulative error across 7 cycles                                                                     | t <sub>ERR</sub> (7per)         | -97                                                         | 97                                                                                       | ps                    |       |
| Cumulative error across 8 cycles                                                                     | t <sub>ERR</sub> (8per)         | -101                                                        | 101                                                                                      | ps                    |       |
| Cumulative error across 9 cycles                                                                     | t <sub>ERR</sub> (9per)         | -104                                                        | 104                                                                                      | ps                    |       |
| Cumulative error across 10 cycles                                                                    | t <sub>ERR</sub> (10per)        | -107                                                        | 107                                                                                      | ps                    |       |
| Cumulative error across 11 cycles                                                                    | t <sub>ERR</sub> (11per)        | -110                                                        | 110                                                                                      | ps                    |       |
| Cumulative error across 12 cycles                                                                    | t <sub>ERR</sub> (12per)        | -112                                                        | 112                                                                                      | ps                    |       |
| Cumulative error across 13 cycles                                                                    | t <sub>ERR</sub> (13per)        | -114                                                        | 114                                                                                      | ps                    |       |
| Cumulative error across 14 cycles                                                                    | t <sub>ERR</sub> (14per)        | -116                                                        | 116                                                                                      | ps                    |       |
| Cumulative error across 15 cycles                                                                    | t <sub>ERR</sub> (15per)        | -118                                                        | 118                                                                                      | ps                    |       |
| Cumulative error across 16 cycles                                                                    | t <sub>ERR</sub> (16per)        | -120                                                        | 120                                                                                      | ps                    |       |
| Cumulative error across 17 cycles                                                                    | t <sub>ERR</sub> (17per)        | -122                                                        | 122                                                                                      | ps                    |       |
| Cumulative error across 18 cycles                                                                    | t <sub>ERR</sub> (18per)        | -124                                                        | 124                                                                                      | ps                    |       |
| Cumulative error across n = 13, 14 49, 50 cycles                                                     | t <sub>ERR</sub> (nper)         |                                                             | :8In(n))*t <sub>JIT</sub> (per)_total min)<br>:8In(n))*t <sub>JIT</sub> (per)_total max) | ps                    |       |
| Command and Address setup time to CK, $\overline{CK}$ referenced to $V_{ih}(ac) / V_{il}(ac)$ levels | t <sub>IS</sub> (base)          | 62                                                          | -                                                                                        | ps                    |       |
| Command and Address setup time to CK, $\overline{\text{CK}}$ referenced to $V_{\text{ref}}$ levels   | $t_{\text{IS}}(V_{\text{ref}})$ | 162                                                         | -                                                                                        | ps                    |       |





INTELLIGENT MEMORY

|                                                                                                                                     |                               | - 083 (DD                                 | R4-2400) |      | <b>.</b>    |  |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------------|----------|------|-------------|--|
| Parameter                                                                                                                           | Symbol                        | Min                                       | Мах      | Unit | Note        |  |
| Command and Address hold time to CK, $\overline{CK}$ referenced to V <sub>in</sub> (dc) / V <sub>il</sub> (dc) levels               | t⊮(base)                      | 87                                        | -        | ps   |             |  |
| Command and Address hold time to CK, $\overline{CK}$ referenced to V <sub>ref</sub> levels                                          | t <sub>IH</sub> (Vref)        | 162                                       | -        | ps   |             |  |
| Control and Address Input pulse width for each input                                                                                | t <sub>IPW</sub>              | 410                                       | -        | ps   |             |  |
|                                                                                                                                     | Comma                         | nd and Address Timing                     |          |      | 1           |  |
| CAS to CAS command delay for same bank                                                                                              | t <sub>CCD_L</sub>            | max(5nCK,5ns)                             | -        | nCK  | 34          |  |
| group           CAS to CAS command delay for different           bank group                                                         | t <sub>CCD_S</sub>            | 4                                         | -        | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>different bank group for 2KB page size                                                     | t <sub>RRD_S</sub> (2K)       | Max(4nCK,5.3ns)                           | -        | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1KB page size                                                        | t <sub>RRD_S</sub> (1K)       | Max(4nCK,3.3ns)                           | -        | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>different bank group for 1/2KB page size                                                   | t <sub>RRD_S</sub> (1/2K)     | Max(4nCK,3.3ns)                           | -        | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>same bank group for 2KB page size                                                          | t <sub>RRD_L</sub> (2K)       | Max(4nCK,6.4ns)                           | -        | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>same bank group for 1KB page size                                                          | t <sub>RRD_L</sub> (1K)       | Max(4nCK,4.9ns)                           | -        | nCK  | 34          |  |
| ACTIVATE to ACTIVATE Command delay to<br>same bank group for 1/2KB page size                                                        | t <sub>RRD_L</sub> (1/2K)     | Max(4nCK,4.9ns)                           | -        | nCK  | 34          |  |
| Four activate window for 2KB page size                                                                                              | t <sub>FAW</sub> _2K          | Max(28nCK,30ns)                           | -        | ns   | 34          |  |
| Four activate window for 1KB page size                                                                                              | t <sub>FAW</sub> _1K          | Max(20nCK,21ns)                           | -        | ns   | 34          |  |
| Four activate window for 1/2KB page size                                                                                            | t <sub>FAW</sub> _1/2K        | Max(16nCK,13ns)                           | -        | ns   | 34          |  |
| Delay from start of internal write transaction to internal read command for different bank group                                    | t <sub>wTR_S</sub>            | Max(2nCK,2.5ns)                           | -        | ns   | 1,2,<br>34  |  |
| Delay from start of internal write transaction to internal read command for same bank group                                         | t <sub>wtr_l</sub>            | Max(4nCK,7.5ns)                           | -        |      | 1,34        |  |
| Internal READ Command to PRECHARGE<br>Command delay                                                                                 | t <sub>RTP</sub>              | Max(4nCK,7.5ns)                           | -        |      | 34          |  |
| WRITE recovery time                                                                                                                 | t <sub>wR</sub>               | 15                                        | -        | ns   | 1           |  |
| Write recovery time when CRC and DM are enabled                                                                                     | t <sub>wr_crc</sub>           | t <sub>wn+</sub> max(5nCK,3.75ns)         | -        | ns   | 1,28        |  |
| Delay from start of internal write transaction to<br>internal read command for different bank group<br>with both CRC and DM enabled | t <sub>wtr_s</sub><br>_crc_dm | t <sub>wīrR_s</sub> +max<br>(5nCK,3.75ns) | -        | ns   | 2,29,<br>34 |  |
| Delay from start of internal write transaction to<br>internal read command for same bank group<br>with both CRC and DM enabled      | t <sub>wtr_l</sub><br>_crc_dm | t <sub>WTR_L</sub> +max<br>(5nCK,3.75ns)  | -        | ns   | 3,30,<br>34 |  |
| DLL locking time                                                                                                                    | t <sub>DLLK</sub>             | 768                                       | -        | nCK  |             |  |
| Mode Register Set command cycle time                                                                                                | t <sub>MRD</sub>              | 8                                         | -        | nCK  |             |  |
| Mode Register Set command update delay                                                                                              | t <sub>MOD</sub>              | Max(24nCK,15ns)                           | -        | nCK  | 50          |  |
| Multi-Purpose Register Recovery Time                                                                                                | t <sub>MPRR</sub>             | 1                                         | _        | nCK  | 33          |  |





|                                                                                              |                        | - 083 (DD                          | R4-2400)                                        |                         | Nete                   |  |
|----------------------------------------------------------------------------------------------|------------------------|------------------------------------|-------------------------------------------------|-------------------------|------------------------|--|
| Parameter                                                                                    | Symbol                 | Min                                | Max                                             | Unit                    | Note                   |  |
| Multi-Purpose Register Write Recovery Time                                                   | t <sub>wR_MPR</sub>    | t <sub>MOD</sub> (min)+AL+PL       | -                                               | nCK                     |                        |  |
| Auto precharge write recovery + precharge time                                               | t <sub>DAL</sub> (min) | Programmed WR + ro                 | undup (t <sub>RP</sub> / t <sub>CK</sub> (avg)) | nCK                     |                        |  |
| DQ0 or DQL0 driven to 0 setup time to first<br>DQS rising edge                               | t <sub>PDA_S</sub>     | 0.5                                | -                                               | UI                      | 45,47                  |  |
| DQ0 or DQL0 driven to 0 hold time from last<br>DQS falling edge                              | t <sub>PDA_H</sub>     | 0.5                                | -                                               | UI                      | 46,47                  |  |
|                                                                                              | CS_n to C              | ommand Address Latency             |                                                 |                         |                        |  |
| CS to Command Address Latency                                                                | t <sub>CAL</sub>       | Max(3nCK,3.748ns)                  | -                                               | nCK                     |                        |  |
| Mode Register Set command cycle time in CAL mode                                             | t <sub>MRD_tCAL</sub>  | t <sub>MOD</sub> +t <sub>CAL</sub> | -                                               | nCK                     |                        |  |
| Mode Register Set update delay in CAL mode                                                   | t <sub>MOD_tCAL</sub>  | t <sub>MOD</sub> +t <sub>CAL</sub> | -                                               | nCK                     |                        |  |
|                                                                                              | D                      | RAM Data Timing                    |                                                 | I                       | I                      |  |
| DQS, DQS to DQ skew, per group, per access                                                   | t <sub>DQSQ</sub>      | -                                  | 0.17                                            | t <sub>ск</sub> (avg)/2 | 13,18,<br>39,49        |  |
| DQ output hold time per group, per access from DQS, $\overline{\text{DQS}}$                  | t <sub>QH</sub>        | 0.74                               | -                                               | t <sub>ск</sub> (avg)/2 | 13,17,<br>18,39,<br>49 |  |
| Data Valid Window per device per UI: ( $t_{QH}$ - $t_{DQSQ}$ ) of each UI on a given DRAM    | t <sub>DVWd</sub>      | 0.64                               | -                                               | UI                      | 17,18,<br>39,49        |  |
| Data Valid Window per pin per UI: ( $t_{OH}$ - $t_{DOSQ}$ ) each UI on a pin of a given DRAM | t <sub>DVWp</sub>      | 0.72                               | -                                               | UI                      | 17,18,<br>39,49        |  |
| DQ low impedance time from CK, $\overline{CK}$                                               | t <sub>LZ</sub> (DQ)   | -330                               | 175                                             | ps                      | 39                     |  |
| DQ high impedance time from CK, $\overline{CK}$                                              | t <sub>HZ</sub> (DQ)   | -                                  | 175                                             | ps                      | 39                     |  |
|                                                                                              | D                      | ata Strobe Timing                  |                                                 | 1                       |                        |  |
| DQS, DQS differential READ Preamble (1 clock preamble)                                       | t <sub>RPRE</sub>      | 0.9                                | NOTE 44                                         | t <sub>ск</sub>         | 39,40                  |  |
| DQS, DQS differential READ Preamble (2 clock preamble)                                       | t <sub>RPRE2</sub>     | 1.8                                | NOTE 44                                         | t <sub>ск</sub>         | 39,41                  |  |
| DQS, DQS differential READ Postamble                                                         | t <sub>RPST</sub>      | 0.33                               | NOTE 45                                         | t <sub>ск</sub>         | 39                     |  |
| DQS, $\overline{\text{DQS}}$ differential output high time                                   | t <sub>QSH</sub>       | 0.4                                | -                                               | t <sub>ск</sub>         | 21,39                  |  |
| DQS, $\overline{\text{DQS}}$ differential output low time                                    | t <sub>QSL</sub>       | 0.4                                | -                                               | t <sub>ск</sub>         | 20,39                  |  |
| DQS, DQS differential WRITE Preamble (1 clock preamble)                                      | t <sub>wPRE</sub>      | 0.9                                | -                                               | t <sub>ск</sub>         | 42                     |  |
| DQS, DQS differential WRITE Preamble (2 clock preamble)                                      | t <sub>WPRE2</sub>     | 1.8                                | -                                               | tск                     | 43                     |  |
| DQS, DQS differential WRITE Postamble                                                        | t <sub>wPST</sub>      | 0.33                               | -                                               | t <sub>ск</sub>         |                        |  |
| DQS, DQS low-impedance time (Referenced from RL-1)                                           | t <sub>LZ</sub> (DQS)  | -330                               | 175                                             | ps                      | 39                     |  |
| DQS, DQS high-impedance time<br>(Referenced from RL+BL/2)                                    | t <sub>HZ</sub> (DQS)  | -                                  | 175                                             | ps                      | 39                     |  |
| DQS, DQS differential input low pulse width                                                  | t <sub>DQSL</sub>      | 0.46                               | 0.54                                            | t <sub>ск</sub>         |                        |  |
| DQS, DQS differential input high pulse width                                                 | t <sub>DQSH</sub>      | 0.46                               | 0.54                                            | t <sub>ск</sub>         |                        |  |
| DQS, DQS rising edge to CK, CK rising edge (1 clock preamble)                                | t <sub>DQSS</sub>      | -0.27                              | 0.27                                            | t <sub>ск</sub>         | 42                     |  |





| <b>.</b> .                                                                                                       |                                 | - 083 (DD                                           | R4-2400) |                 | Note         |
|------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------|----------|-----------------|--------------|
| Parameter                                                                                                        | Symbol                          | Min                                                 | Max      | Unit            |              |
| DQS, DQS rising edge to CK, CK rising edge (2 clock preamble)                                                    | t <sub>DQSS2</sub>              | -0.50                                               | 0.50     | t <sub>CK</sub> | 43           |
| DQS, DQS falling edge setup time to CK, CK rising edge                                                           | t <sub>DSS</sub>                | 0.18                                                | -        | t <sub>ск</sub> |              |
| DQS, DQS falling edge hold time from CK,<br>CK rising edge                                                       | t <sub>DSH</sub>                | 0.18                                                | -        | t <sub>ск</sub> |              |
| DQS, DQS rising edge output timing location<br>from rising CK, CK with DLL On mode                               | t <sub>DQSCK</sub><br>(DLL On)  | -175                                                | 175      | ps              | 37,38,<br>39 |
| DQS, DQS rising edge output variance window per DRAM                                                             | t <sub>DQSCKI</sub><br>(DLL On) | -                                                   | 290      | ps              | 37,38,<br>39 |
| ·                                                                                                                |                                 | MPSM Timing                                         |          | <b>F</b>        |              |
| Command path disable delay upon MPSM entry                                                                       | t <sub>MPED</sub>               | t <sub>MOD</sub> (min)+<br>t <sub>CPDED</sub> (min) | -        |                 |              |
| Valid clock requirement after MPSM entry                                                                         | t <sub>скмре</sub>              | t <sub>MOD</sub> (min)+<br>t <sub>CPDED</sub> (min) | -        |                 |              |
| Valid clock requirement before MPSM exit                                                                         | t <sub>CKMPX</sub>              | t <sub>CKSRX</sub> (min)                            | -        |                 |              |
| Exit MPSM to commands not requiring a<br>locked DLL                                                              | t <sub>XMP</sub>                | t <sub>xs</sub> (min)                               | -        |                 |              |
| Exit MPSM to commands requiring a locked DLL                                                                     | t <sub>xmpdll</sub>             | t <sub>xMP</sub> (min)+<br>t <sub>xspLL</sub> (min) | -        |                 |              |
| CS setup time to CKE                                                                                             | t <sub>MPX_S</sub>              | t <sub>IS</sub> min + t <sub>IH</sub> min           | -        |                 |              |
|                                                                                                                  | C                               | alibration Timing                                   |          | ł               |              |
| Power-up and RESET calibration time                                                                              | t <sub>ZQinit</sub>             | 1024                                                | -        | nCK             |              |
| Normal operation Full calibration time                                                                           | t <sub>ZQoper</sub>             | 512                                                 | _        | nCK             |              |
| Normal operation Short calibration time                                                                          | tzacs                           | 128                                                 | _        | nCK             |              |
|                                                                                                                  |                                 | t/Self Refresh Timing                               |          | non             |              |
| Exit Reset from CKE HIGH to a valid                                                                              | nese                            | Max(5nCK,t <sub>RFC</sub> (min)+                    |          |                 | T            |
| command                                                                                                          | t <sub>XPR</sub>                | 10ns)                                               | -        | nCK             |              |
| Exit Self Refresh to commands not requiring a locked DLL                                                         | t <sub>xs</sub>                 | t <sub>RFC</sub> (min) + 10ns                       | -        | nCK             |              |
| SRX to commands not requiring a locked DLL in Self Refresh ABORT                                                 | t <sub>xs_авовт</sub><br>(min)  | t <sub>RFC4</sub> (min) + 10ns                      | -        | nCK             |              |
| Exit Self Refresh to ZQCL,ZQCS and MRS (CL,CWL,WR,RTP and Gear Down)                                             | t <sub>xs_FAST</sub><br>(min)   | t <sub>RFC4</sub> (min) + 10ns                      | -        | nCK             |              |
| Exit Self Refresh to commands requiring a locked DLL                                                             | t <sub>xsdll</sub>              | t <sub>DLLK</sub> (min)                             | -        | nCK             |              |
| Minimum CKE low width for Self refresh entry to exit timing                                                      | t <sub>ckesr</sub>              | t <sub>cĸe</sub> (min) + 1nCK                       | -        | nCK             |              |
| Minimum CKE low width for Self refresh entry<br>to exit timing with CA Parity enabled                            | t <sub>ckesr_</sub><br>Par      | t <sub>CKE</sub> (min) + 1nCK +<br>PL               | -        | nCK             |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE)                              | toksre                          | Max(5nCK,10ns)                                      | -        | nCK             |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE)<br>when CA Parity is enabled | t <sub>cksre_</sub><br>par      | Max(5nCK,10ns) + PL                                 | -        | nCK             |              |





| Parameter                                                                                                                                   | Cumhal                      | - 083 (DD                                     | R4-2400)            | 11                    | Noto  |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------|---------------------|-----------------------|-------|
| Parameter                                                                                                                                   | Symbol                      | Min                                           | Max                 | Unit                  | Note  |
| Valid Clock Requirement before Self Refresh<br>Exit (SRX) or Power-Down Exit (PDX) or<br>Reset Exit                                         | t <sub>cksrx</sub>          | Max(5nCK,10ns)                                | -                   | nCK                   |       |
|                                                                                                                                             | Po                          | ower Down Timing                              |                     |                       |       |
| Exit Power Down with DLL on to any valid<br>command; Exit Precharge Power Down with<br>DLL frozen to commands not requiring a<br>locked DLL | t <sub>хР</sub>             | Max(4nCK,6ns)                                 | -                   | nCK                   |       |
| CKE minimum pulse width                                                                                                                     | t <sub>CKE</sub>            | Max(3nCK,5ns)                                 | -                   | nCK                   | 31,32 |
| Command pass disable delay                                                                                                                  | t <sub>CPDED</sub>          | 4                                             | -                   | nCK                   |       |
| Power Down Entry to Exit Timing                                                                                                             | t <sub>PD</sub>             | t <sub>cĸɛ</sub> (min)                        | 9*t <sub>REFI</sub> | nCK                   | 6     |
| Timing of ACT command to Power Down entry                                                                                                   | <b>t</b> ACTPDEN            | 2                                             | -                   | nCK                   | 7     |
| Timing of PRE or PREA command to Power<br>Down entry                                                                                        | t <sub>PRPDEN</sub>         | 2                                             | -                   | nCK                   | 7     |
| Timing of RD/RDA command to Power Down entry                                                                                                | t <sub>rdpden</sub>         | RL+4+1                                        | -                   | nCK                   |       |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                           | t <sub>wrpden</sub>         | WL+4+(t <sub>WR</sub> /t <sub>CK</sub> (avg)) | -                   | nCK                   | 4     |
| Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                          | t <sub>wrapden</sub>        | WL+4+WR+1                                     | -                   | nCK                   | 5     |
| Timing of WR command to Power Down entry (BC4MRS)                                                                                           | t <sub>WRPBC4</sub><br>DEN  | WL+2+(t <sub>wR</sub> /t <sub>CK</sub> (avg)) | -                   | nCK                   | 4     |
| Timing of WRA command to Power Down entry (BC4MRS)                                                                                          | t <sub>WRAPBC</sub><br>4DEN | WL+2+WR+1                                     | -                   | nCK                   | 5     |
| Timing of REF command to Power Down entry                                                                                                   | t <sub>REFPDEN</sub>        | 2                                             | -                   | nCK                   | 7     |
| Timing of MRS command to Power Down entry                                                                                                   | t <sub>MRSPDEN</sub>        | t <sub>MOD</sub> (min)                        | -                   | nCK                   |       |
|                                                                                                                                             |                             | PDA Timing                                    |                     |                       |       |
| Mode Register Set command cycle time in PDA mode                                                                                            | t <sub>mrd_pda</sub>        | Max(16nCK, 10ns)                              | -                   | nCK                   |       |
| Mode Register Set command update delay in PDA mode                                                                                          | t <sub>mod_pda</sub>        | t <sub>M</sub>                                | OD                  | nCK                   |       |
|                                                                                                                                             |                             | ODT Timing                                    |                     |                       |       |
| Asynchronous RTT turn-on delay (Power-<br>Down with DLL frozen)                                                                             | t <sub>aonas</sub>          | 1.0                                           | 9.0                 | ns                    |       |
| Asynchronous RTT turn-off delay (Power-<br>Down with DLL frozen)                                                                            | t <sub>AOFAS</sub>          | 1.0                                           | 9.0                 | ns                    |       |
| RTT dynamic change skew                                                                                                                     | t <sub>ADC</sub>            | 0.3                                           | 0.7                 | t <sub>ск</sub> (avg) |       |
|                                                                                                                                             | Wri                         | te Leveling Timing                            |                     | •                     |       |
| First DQS, DQS rising edge after write leveling mode is promgrammed                                                                         | t <sub>wLMRD</sub>          | 40                                            | -                   | nCK                   | 12    |
| DQS, DQS delay after write leveling mode is programmed                                                                                      | twldqsen                    | 25                                            | -                   | nCK                   | 12    |
| Write leveling setup time from rising CK, CK<br>crossing to rising DQS, DQS crossing                                                        | t <sub>wLS</sub>            | 0.13                                          | -                   | t <sub>ск</sub> (avg) |       |





INTELLIGENT MEMORY

| Devemeter                                                                                                                | Or which                           | - 083 (DI         | DR4-2400) | 11                    | Nata |
|--------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------|-----------|-----------------------|------|
| Parameter                                                                                                                | Symbol                             | Min               | Мах       | Unit                  | Note |
| Write leveling hold time from rising DQS, $\overline{\text{DQS}}$ crossing to rising CK, $\overline{\text{CK}}$ crossing | t <sub>wLH</sub>                   | 0.13              | -         | t <sub>ск</sub> (avg) |      |
| Write leveling output delay                                                                                              | t <sub>wLO</sub>                   | 0                 | 9.5       | ns                    |      |
| Write leveling output error                                                                                              | t <sub>WLOE</sub>                  | 0                 | 2         | ns                    |      |
|                                                                                                                          | С                                  | A Parity Timing   |           |                       |      |
| Commands not guaranteed to be executed<br>during this time                                                               | t <sub>PAR_</sub><br>UNKNOWN       | -                 | PL        | nCK                   |      |
| Delay from errant command to ALERT assertion                                                                             | t <sub>PAR_</sub><br>ALERT_ON      | -                 | PL+6ns    | nCK                   |      |
| Pulse width of ALERT signal when asserted                                                                                | t <sub>PAR_</sub><br>ALERT_PW      | 72                | 144       | nCK                   |      |
| Timing from when Alert is asserted till<br>controller must start providing DES<br>commands in Persistent CA parity mode  | t <sub>par_</sub><br>alert_<br>rsp | -                 | 64        | nCK                   |      |
| Parity Latency                                                                                                           | PL                                 |                   | 5         | nCK                   |      |
|                                                                                                                          | CR                                 | C Error Reporting |           |                       |      |
| CRC error to ALERT laterncy                                                                                              | t <sub>crc_</sub><br>alert         | 3                 | 13        | ns                    |      |
| CRC ALERT pulse width                                                                                                    | CRC_<br>ALERT_PW                   | 6                 | 10        | nCK                   |      |
|                                                                                                                          |                                    | t <sub>REFI</sub> |           |                       |      |
| t <sub>RFC1</sub> (min)                                                                                                  | 4Gb                                | 260               | -         | ns                    | 34   |
| t <sub>RFC2</sub> (min)                                                                                                  | 4Gb                                | 160               | -         | ns                    | 34   |
| t <sub>RFC4</sub> (min)                                                                                                  | 4Gb                                | 110               | -         | ns                    | 34   |





INTELLIGENT MEMORY

**BEYOND LIMITS** 

| Deverseter                                                                                                             | Symbol                          | - 075 (DDR4-2666)                                           |                                                                                        |                       | Nata  |
|------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|-------|
| Parameter                                                                                                              | Symbol                          | Min                                                         | Max                                                                                    | Unit                  | Note  |
| Minimum Clock Cycle Time<br>(DLL off mode)                                                                             | t <sub>ск</sub><br>(DLL_OFF)    | 8                                                           | 20                                                                                     | ns                    |       |
| Average Clock Period                                                                                                   | t <sub>ск</sub> (avg)           | 0.750                                                       | <0.833                                                                                 | ns                    | 35,36 |
| Average high pulse width                                                                                               | t <sub>сн</sub> (avg)           | 0.48                                                        | 0.52                                                                                   | t <sub>ск</sub> (avg) |       |
| Average low pulse width                                                                                                | t <sub>CL</sub> (avg)           | 0.48                                                        | 0.52                                                                                   | t <sub>ск</sub> (avg) |       |
| Absolute Clock Period                                                                                                  | t <sub>ск</sub> (abs)           | t <sub>ск</sub> (avg)min +<br>T <sub>jit</sub> (per)min_tot | t <sub>cκ</sub> (avg)max +<br>T <sub>jit</sub> (per)max_tot                            | t <sub>ск</sub> (avg) |       |
| Absolute clock HIGH pulse width                                                                                        | t <sub>CH</sub> (abs)           | 0.45                                                        | -                                                                                      | t <sub>ск</sub> (avg) | 23    |
| Absolute clock LOW pulse width                                                                                         | t <sub>CL</sub> (abs)           | 0.45                                                        | -                                                                                      | t <sub>ск</sub> (avg) | 24    |
| Clock Period Jitter – total                                                                                            | JIT(per)_tot                    | -38                                                         | 38                                                                                     | ps                    | 25    |
| Clock Period Jitter – deterministic                                                                                    | JIT(per)_dj                     | -19                                                         | 19                                                                                     | ps                    | 26    |
| Clock Period Jitter during DLL locking period                                                                          | tJIT(per,lck)                   | -30                                                         | 30                                                                                     | ps                    |       |
| Cycle to Cycle Period Jitter                                                                                           | t <sub>JIT</sub> (cc)           | -                                                           | 75                                                                                     | ps                    |       |
| Cycle to Cycle Period Jitter during DLL locking period                                                                 | t <sub>JIT</sub> (cc,lck)       | -                                                           | 60                                                                                     | ps                    |       |
| Cumulative error across 2 cycles                                                                                       | t <sub>ERR</sub> (2per)         | -55                                                         | 55                                                                                     | ps                    |       |
| Cumulative error across 3 cycles                                                                                       | t <sub>ERR</sub> (3per)         | -66                                                         | 66                                                                                     | ps                    |       |
| Cumulative error across 4 cycles                                                                                       | t <sub>ERR</sub> (4per)         | -73                                                         | 73                                                                                     | ps                    |       |
| Cumulative error across 5 cycles                                                                                       | t <sub>ERR</sub> (5per)         | -78                                                         | 78                                                                                     | ps                    |       |
| Cumulative error across 6 cycles                                                                                       | t <sub>ERR</sub> (6per)         | -83                                                         | 83                                                                                     | ps                    |       |
| Cumulative error across 7 cycles                                                                                       | t <sub>ERR</sub> (7per)         | -87                                                         | 87                                                                                     | ps                    |       |
| Cumulative error across 8 cycles                                                                                       | t <sub>ERR</sub> (8per)         | -91                                                         | 91                                                                                     | ps                    |       |
| Cumulative error across 9 cycles                                                                                       | t <sub>ERR</sub> (9per)         | -94                                                         | 94                                                                                     | ps                    |       |
| Cumulative error across 10 cycles                                                                                      | t <sub>ERR</sub> (10per)        | -96                                                         | 96                                                                                     | ps                    |       |
| Cumulative error across 11 cycles                                                                                      | t <sub>ERR</sub> (11per)        | -99                                                         | 99                                                                                     | ps                    |       |
| Cumulative error across 12 cycles                                                                                      | t <sub>ERR</sub> (12per)        | -101                                                        | 101                                                                                    | ps                    |       |
| Cumulative error across 13 cycles                                                                                      | t <sub>ERR</sub> (13per)        | -103                                                        | 103                                                                                    | ps                    |       |
| Cumulative error across 14 cycles                                                                                      | t <sub>ERR</sub> (14per)        | -104                                                        | 104                                                                                    | ps                    |       |
| Cumulative error across 15 cycles                                                                                      | t <sub>ERR</sub> (15per)        | -106                                                        | 106                                                                                    | ps                    |       |
| Cumulative error across 16 cycles                                                                                      | t <sub>ERR</sub> (16per)        | -108                                                        | 108                                                                                    | ps                    |       |
| Cumulative error across 17 cycles                                                                                      | t <sub>ERR</sub> (17per)        | -110                                                        | 110                                                                                    | ps                    |       |
| Cumulative error across 18 cycles                                                                                      | t <sub>ERR</sub> (18per)        | -112                                                        | 112                                                                                    | ps                    |       |
| Cumulative error across n = 13, 14 49, 50 cycles                                                                       | t <sub>ERR</sub> (nper)         |                                                             | 8ln(n))*t <sub>JIT</sub> (per)_total min)<br>8ln(n))*t <sub>JIT</sub> (per)_total max) | ps                    |       |
| Command and Address setup time to CK, $\overline{CK}$ referenced to V <sub>ih</sub> (ac) / V <sub>ii</sub> (ac) levels | t <sub>is</sub> (base)          | 55                                                          |                                                                                        | ps                    |       |
| Command and Address setup time to CK, $\overline{\text{CK}}$ referenced to $V_{\text{ref}}$ levels                     | $t_{\text{IS}}(V_{\text{ref}})$ | 145                                                         | -                                                                                      | ps                    |       |





- 075 (DDR4-2666)

| Damanatan                                                                                                                           | Oh.a.l                        | - 075 (DD                                | )R4-2666) | 11   | Noto        |
|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------|-----------|------|-------------|
| Parameter                                                                                                                           | Symbol                        | Min                                      | Max       | Unit | Note        |
| Command and Address hold time to CK, $\overline{CK}$ referenced to V <sub>ih</sub> (dc) / V <sub>i</sub> (dc) levels                | t <sub>⊮</sub> (base)         | 80                                       | -         | ps   |             |
| Command and Address hold time to CK, CK referenced to V <sub>ref</sub> levels                                                       | t <sub>IH</sub> (Vref)        | 145                                      | -         | ps   |             |
| Control and Address Input pulse width for each input                                                                                | t <sub>IPW</sub>              | 385                                      | -         | ps   |             |
|                                                                                                                                     | Comma                         | nd and Address Timing                    | ·         |      |             |
| CAS to CAS command delay for same bank                                                                                              |                               |                                          |           |      |             |
| group                                                                                                                               | t <sub>CCD_L</sub>            | max(5nCK,5ns)                            | -         | nCK  | 34          |
| CAS to CAS command delay for different bank group                                                                                   | t <sub>CCD_S</sub>            | 4                                        | -         | nCK  | 34          |
| ACTIVATE to ACTIVATE Command delay to different bank group for 2KB page size                                                        | t <sub>RRD_S</sub> (2K)       | Max(4nCK,5.3ns)                          | -         | nCK  | 34          |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1KB page size                                                        | t <sub>RRD_S</sub> (1K)       | Max(4nCK,3ns)                            | -         | nCK  | 34          |
| ACTIVATE to ACTIVATE Command delay to different bank group for 1/2KB page size                                                      | t <sub>RRD_S</sub> (1/2K)     | Max(4nCK,3ns)                            | -         | nCK  | 34          |
| ACTIVATE to ACTIVATE Command delay to same bank group for 2KB page size                                                             | t <sub>RRD_L</sub> (2K)       | Max(4nCK,6.4ns)                          | -         | nCK  | 34          |
| ACTIVATE to ACTIVATE Command delay to<br>same bank group for 1KB page size                                                          | t <sub>RRD_L</sub> (1K)       | Max(4nCK,4.9ns)                          | -         | nCK  | 34          |
| ACTIVATE to ACTIVATE Command delay to same bank group for 1/2KB page size                                                           | t <sub>RRD_L</sub> (1/2K)     | Max(4nCK,4.9ns)                          | -         | nCK  | 34          |
| Four activate window for 2KB page size                                                                                              | t <sub>FAW</sub> _2K          | Max(28nCK,30ns)                          | -         | ns   | 34          |
| Four activate window for 1KB page size                                                                                              | t <sub>FAW</sub> _1K          | Max(20nCK,21ns)                          | -         | ns   | 34          |
| Four activate window for 1/2KB page size                                                                                            | t <sub>FAW</sub> _1/2K        | Max(16nCK,12ns)                          | -         | ns   | 34          |
| Delay from start of internal write transaction to                                                                                   | (FAW (                        |                                          |           |      |             |
| internal read command for different bank<br>group                                                                                   | t <sub>wtr_s</sub>            | Max(2nCK,2.5ns)                          | -         | ns   | 1,2,<br>34  |
| Delay from start of internal write transaction to<br>internal read command for same bank group                                      | t <sub>wtr_l</sub>            | Max(4nCK,7.5ns)                          | -         |      | 1,34        |
| Internal READ Command to PRECHARGE<br>Command delay                                                                                 | t <sub>RTP</sub>              | Max(4nCK,7.5ns)                          | -         |      | 34          |
| WRITE recovery time                                                                                                                 | t <sub>wR</sub>               | 15                                       | -         | ns   | 1           |
| Write recovery time when CRC and DM are                                                                                             | twr crc                       |                                          |           |      |             |
| enabled                                                                                                                             | _DM                           | t <sub>wR</sub> +max(5nCK,3.75ns)        | -         | ns   | 1,28        |
| Delay from start of internal write transaction to<br>internal read command for different bank<br>group with both CRC and DM enabled | t <sub>wtr_s</sub><br>_crc_dm | t <sub>wī₽_s</sub> +max<br>(5nCK,3.75ns) | -         | ns   | 2,29,<br>34 |
| Delay from start of internal write transaction to<br>internal read command for same bank group<br>with both CRC and DM enabled      | t <sub>wtr_l</sub><br>_crc_dm | t <sub>wrR⊥</sub> +max<br>(5nCK,3.75ns)  | -         | ns   | 3,30,<br>34 |
| DLL locking time                                                                                                                    | t <sub>DLLK</sub>             | 854                                      | -         | nCK  |             |
| Mode Register Set command cycle time                                                                                                | t <sub>MRD</sub>              | 8                                        | -         | nCK  |             |
| Mode Register Set command update delay                                                                                              | t <sub>MOD</sub>              | Max(24nCK,15ns)                          | -         | nCK  | 50          |
| Multi-Purpose Register Recovery Time                                                                                                | t <sub>MPRR</sub>             | 1                                        | -         | nCK  | 33          |
| - <u>-</u> •                                                                                                                        | 1                             |                                          | 1         | 1    | 1           |





| Description                                                                                                 |                                    | - 075 (DDR4-2666)                  |                                                  |                             |                        |
|-------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|--------------------------------------------------|-----------------------------|------------------------|
| Parameter                                                                                                   | Symbol                             | Min                                | Max                                              | Unit                        | Note                   |
| Multi-Purpose Register Write Recovery Time                                                                  | t <sub>wr_mpr</sub>                | t <sub>MOD</sub> (min)+AL+PL       | -                                                | nCK                         |                        |
| Auto precharge write recovery + precharge time                                                              | t <sub>DAL</sub> (min)             | Programmed WR + rc                 | oundup (t <sub>RP</sub> / t <sub>CK</sub> (avg)) | nCK                         |                        |
| DQ0 or DQL0 driven to 0 setup time to first<br>DQS rising edge                                              | t <sub>PDA_S</sub>                 | 0.5                                | -                                                |                             | 45,47                  |
| DQ0 or DQL0 driven to 0 hold time from last<br>DQS falling edge                                             | t <sub>PDA_H</sub>                 | 0.5                                | -                                                |                             | 46,47                  |
|                                                                                                             | CS_n to Co                         | mmand Address Latency              |                                                  |                             |                        |
| CS to Command Address Latency                                                                               | t <sub>CAL</sub>                   | 5                                  | -                                                | nCK                         |                        |
| Mode Register Set command cycle time in CAL mode                                                            | t <sub>MRD_</sub> t <sub>CAL</sub> | t <sub>MOD</sub> +t <sub>CAL</sub> | -                                                | nCK                         |                        |
| Mode Register Set update delay in CAL mode                                                                  | t <sub>MOD</sub> _t <sub>CAL</sub> | t <sub>MOD</sub> +t <sub>CAL</sub> | -                                                | nCK                         |                        |
|                                                                                                             | DF                                 | AM Data Timing                     |                                                  |                             |                        |
| DQS, DQS to DQ skew, per group, per access                                                                  | t <sub>DQSQ</sub>                  | -                                  | 0.18                                             | t <sub>ск</sub> (avg)<br>/2 | 13,18,<br>39,49        |
| DQ output hold time per group, per access from DQS, $\overline{\text{DQS}}$                                 | t <sub>QH</sub>                    | 0.74                               | -                                                | t <sub>ск</sub> (avg)<br>/2 | 13,17,<br>18,39,<br>49 |
| Data Valid Window per device per UI: ( $t_{QH}$ - $t_{DQSQ}$ ) of each UI on a given DRAM                   | t <sub>DVWd</sub>                  | 0.64                               | -                                                | UI                          | 17,18,<br>39,49        |
| Data Valid Window per pin per UI: (t <sub>QH</sub> -t <sub>DQSQ</sub> )<br>each UI on a pin of a given DRAM | t <sub>DVWp</sub>                  | 0.72                               | -                                                | UI                          | 17,18,<br>39,49        |
| DQ low impedance time from CK, CK                                                                           | t <sub>LZ</sub> (DQ)               | -310                               | 170                                              | ps                          | 39                     |
| DQ high impedance time from CK, $\overline{CK}$                                                             | t <sub>HZ</sub> (DQ)               | -                                  | 170                                              | ps                          | 39                     |
|                                                                                                             | Da                                 | ta Strobe Timing                   |                                                  |                             |                        |
| DQS, DQS differential READ Preamble (1 clock preamble)                                                      | t <sub>RPRE</sub>                  | 0.9                                | NOTE 44                                          | t <sub>ск</sub>             | 39,40                  |
| DQS, DQS differential READ Preamble (2 clock preamble)                                                      | t <sub>RPRE2</sub>                 | 1.8                                | NOTE 44                                          | t <sub>ск</sub>             | 39,41                  |
| DQS, DQS differential READ Postamble                                                                        | t <sub>RPST</sub>                  | 0.33                               | NOTE 45                                          | t <sub>ск</sub>             | 39                     |
| DQS, $\overline{\text{DQS}}$ differential output high time                                                  | t <sub>QSH</sub>                   | 0.4                                | -                                                | t <sub>ск</sub>             | 21,39                  |
| DQS, $\overline{\text{DQS}}$ differential output low time                                                   | t <sub>QSL</sub>                   | 0.4                                | -                                                | t <sub>ск</sub>             | 20,39                  |
| DQS, DQS differential WRITE Preamble (1 clock preamble)                                                     | t <sub>wPRE</sub>                  | 0.9                                | -                                                | t <sub>ск</sub>             | 42                     |
| DQS, DQS differential WRITE Preamble (2 clock preamble)                                                     | t <sub>WPRE2</sub>                 | 1.8                                | -                                                | t <sub>ск</sub>             | 43                     |
| DQS, DQS differential WRITE Postamble                                                                       | t <sub>WPST</sub>                  | 0.33                               | -                                                | t <sub>ск</sub>             |                        |
| DQS, DQS low-impedance time (Referenced from RL-1)                                                          | t <sub>LZ</sub> (DQS)              | -310                               | 170                                              | ps                          | 39                     |
| DQS, DQS high-impedance time (Referenced from RL+BL/2)                                                      | t <sub>HZ</sub> (DQS)              | -                                  | 170                                              | ps                          | 39                     |
| DQS, DQS differential input low pulse width                                                                 | t <sub>DQSL</sub>                  | 0.46                               | 0.54                                             | t <sub>cĸ</sub>             |                        |
| DQS, $\overline{\text{DQS}}$ differential input high pulse width                                            | t <sub>DQSH</sub>                  | 0.46                               | 0.54                                             | t <sub>ск</sub>             |                        |
| DQS, $\overline{\text{DQS}}$ rising edge to CK, $\overline{\text{CK}}$ rising edge (1 clock preamble)       | t <sub>DQSS</sub>                  | -0.27                              | 0.27                                             | t <sub>ск</sub>             | 42                     |





| <b>D</b>                                                                                                         |                                 | - 075 (DDI                                          | - 075 (DDR4-2666) |                 |              |
|------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------|-------------------|-----------------|--------------|
| Parameter                                                                                                        | Symbol                          | Min                                                 | Max               | Unit            | Note         |
| DQS, DQS rising edge to CK, CK rising edge (2 clock preamble)                                                    | t <sub>DQSS2</sub>              | -0.50                                               | 0.50              | t <sub>ск</sub> | 43           |
| DQS, DQS falling edge setup time to CK,<br>CK rising edge                                                        | t <sub>DSS</sub>                | 0.18                                                | -                 | t <sub>ск</sub> |              |
| DQS, DQS falling edge hold time from CK,<br>CK rising edge                                                       | t <sub>DSH</sub>                | 0.18                                                | -                 | t <sub>ск</sub> |              |
| DQS, DQS rising edge output timing location<br>from rising CK, CK with DLL On mode                               | t <sub>DQSCK</sub><br>(DLL On)  | -170                                                | 170               | ps              |              |
| DQS, DQS rising edge output variance window per DRAM                                                             | t <sub>DQSCKI</sub><br>(DLL On) | -                                                   | 270               | ps              | 37,38,<br>39 |
|                                                                                                                  |                                 | MPSM Timing                                         |                   | ·               |              |
| Command path disable delay upon MPSM entry                                                                       | t <sub>MPED</sub>               | t <sub>MOD</sub> (min)+<br>t <sub>CPDED</sub> (min) | -                 |                 |              |
| Valid clock requirement after MPSM entry                                                                         | t <sub>скмре</sub>              | t <sub>MOD</sub> (min)+<br>t <sub>CPDED</sub> (min) | -                 |                 |              |
| Valid clock requirement before MPSM exit                                                                         | t <sub>CKMPX</sub>              | t <sub>cksex</sub> (min)                            | -                 |                 |              |
| Exit MPSM to commands not requiring a<br>locked DLL                                                              | t <sub>XMP</sub>                | t <sub>xs</sub> (min)                               | -                 |                 |              |
| Exit MPSM to commands requiring a locked DLL                                                                     | t <sub>XMPDLL</sub>             | t <sub>xMP</sub> (min)+<br>t <sub>xSDLL</sub> (min) | -                 |                 |              |
| CS setup time to CKE                                                                                             | t <sub>MPX_S</sub>              | t <sub>IS</sub> min + t <sub>IH</sub> min           | -                 |                 |              |
|                                                                                                                  | C                               | alibration Timing                                   |                   | I               |              |
| Power-up and RESET calibration time                                                                              | t <sub>ZQinit</sub>             | 1024                                                | -                 | nCK             |              |
| Normal operation Full calibration time                                                                           | t <sub>ZQoper</sub>             | 512                                                 | _                 | nCK             |              |
| Normal operation Short calibration time                                                                          | tzacs                           | 128                                                 |                   | nCK             |              |
|                                                                                                                  |                                 | _                                                   |                   | non             |              |
| Exit Reset from CKE HIGH to a valid                                                                              | Rese                            | t/Self Refresh Timing                               |                   |                 |              |
| command                                                                                                          | t <sub>XPR</sub>                | Max(5nCK,t <sub>RFC</sub> (min)+<br>10ns)           | -                 | nCK             |              |
| Exit Self Refresh to commands not requiring a locked DLL                                                         | t <sub>xs</sub>                 | t <sub>RFC</sub> (min) + 10ns                       | -                 | nCK             |              |
| SRX to commands not requiring a locked DLL in Self Refresh ABORT                                                 | t <sub>xs_ABORT</sub><br>(min)  | t <sub>RFC4</sub> (min) + 10ns                      | -                 | nCK             |              |
| Exit Self Refresh to ZQCL,ZQCS and MRS<br>(CL,CWL,WR,RTP and Gear Down)                                          | t <sub>xs_FAST</sub><br>(min)   | t <sub>RFC4</sub> (min) + 10ns                      | -                 | nCK             |              |
| Exit Self Refresh to commands requiring a locked DLL                                                             | t <sub>xsdll</sub>              | t <sub>DLLK</sub> (min)                             | -                 | nCK             |              |
| Minimum CKE low width for Self refresh entry to exit timing                                                      | t <sub>CKESR</sub>              | t <sub>CKE</sub> (min) + 1nCK                       | -                 | nCK             |              |
| Minimum CKE low width for Self refresh entry<br>to exit timing with CA Parity enabled                            | t <sub>ckesr_</sub><br>Par      | t <sub>ске</sub> (min) + 1nCK +<br>PL               | -                 | nCK             |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE)                              | t <sub>CKSRE</sub>              | Max(5nCK,10ns)                                      | -                 | nCK             |              |
| Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE)<br>when CA Parity is enabled | t <sub>cksre_</sub><br>Par      | Max(5nCK,10ns) + PL                                 | -                 | nCK             |              |





| Deversiter                                                                                                                                  | - 075 (DDR4                 |                               | R4-2666)            |                       | Noto  |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------|---------------------|-----------------------|-------|
| Parameter                                                                                                                                   | Symbol                      | Min                           | Max                 | Unit                  | Note  |
| Valid Clock Requirement before Self Refresh<br>Exit (SRX) or Power-Down Exit (PDX) or<br>Reset Exit                                         | t <sub>скѕвх</sub>          | Max(5nCK,10ns)                | -                   | nCK                   |       |
|                                                                                                                                             | Pc                          | wer Down Timing               |                     |                       |       |
| Exit Power Down with DLL on to any valid<br>command; Exit Precharge Power Down with<br>DLL frozen to commands not requiring a<br>locked DLL | t <sub>xP</sub>             | Max(4nCK,6ns)                 | -                   | nCK                   |       |
| CKE minimum pulse width                                                                                                                     | t <sub>CKE</sub>            | Max(3nCK,5ns)                 | -                   | nCK                   | 31,32 |
| Command pass disable delay                                                                                                                  | t <sub>CPDED</sub>          | 4                             | -                   | nCK                   |       |
| Power Down Entry to Exit Timing                                                                                                             | t <sub>PD</sub>             | t <sub>ске</sub> (min)        | 9*t <sub>REFI</sub> |                       | 6     |
| Timing of ACT command to Power Down entry                                                                                                   | <b>t</b> ACTPDEN            | 2                             | -                   | nCK                   | 7     |
| Timing of PRE or PREA command to Power<br>Down entry                                                                                        | t <sub>PRPDEN</sub>         | 2                             | -                   | nCK                   | 7     |
| Timing of RD/RDA command to Power Down entry                                                                                                | t <sub>RDPDEN</sub>         | RL+4+1                        | -                   | nCK                   |       |
| Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                           | twrpden                     | WL+4+( $t_{WR}/t_{CK}(avg)$ ) | -                   | nCK                   | 4     |
| Timing of WRA command to Power Down<br>entry (BL8OTF, BL8MRS, BC4OTF)                                                                       | twrapden                    | WL+4+WR+1                     | -                   | nCK                   | 5     |
| Timing of WR command to Power Down entry<br>(BC4MRS)                                                                                        | t <sub>wrpbC4</sub><br>Den  | WL+2+( $t_{WR}/t_{CK}(avg)$ ) | -                   | nCK                   | 4     |
| Timing of WRA command to Power Down<br>entry (BC4MRS)                                                                                       | t <sub>wrapbc</sub><br>4den | WL+2+WR+1                     | -                   | nCK                   | 5     |
| Timing of REF command to Power Down entry                                                                                                   | trefpden                    | 2                             | -                   | nCK                   | 7     |
| Timing of MRS command to Power Down entry                                                                                                   | t <sub>MRSPDEN</sub>        | t <sub>MOD</sub> (min)        | -                   | nCK                   |       |
|                                                                                                                                             |                             | PDA Timing                    |                     |                       |       |
| Mode Register Set command cycle time in PDA mode                                                                                            | t <sub>mrd_pda</sub>        | Max(16nCK, 10ns)              | -                   | nCK                   |       |
| Mode Register Set command update delay in PDA mode                                                                                          | t <sub>mod_pda</sub>        | t <sub>MC</sub>               | D                   | nCK                   |       |
|                                                                                                                                             |                             | ODT Timing                    |                     |                       |       |
| Asynchronous RTT turn-on delay (Power-<br>Down with DLL frozen)                                                                             | t <sub>aonas</sub>          | 1.0                           | 9.0                 | ns                    |       |
| Asynchronous RTT turn-off delay (Power-<br>Down with DLL frozen)                                                                            | t <sub>aofas</sub>          | 1.0                           | 9.0                 | ns                    |       |
| RTT dynamic change skew                                                                                                                     | t <sub>ADC</sub>            | 0.3                           | 0.7                 | t <sub>ск</sub> (avg) |       |
|                                                                                                                                             | Wr                          | te Leveling Timing            |                     |                       |       |
| First DQS, DQS rising edge after write leveling mode is promgrammed                                                                         | t <sub>wLMRD</sub>          | 40                            | -                   | nCK                   | 12    |
| DQS, DQS delay after write leveling mode is programmed                                                                                      | t <sub>WLDQSEN</sub>        | 25                            | -                   | nCK                   | 12    |
| Write leveling setup time from rising CK, CK crossing to rising DQS, DQS crossing                                                           | t <sub>wLS</sub>            | 0.13                          | -                   | t <sub>ск</sub> (avg) |       |





| Demonstra                                                                                                                   | - 075 (DDR4-2666)                  |                        | 11     |                       |      |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------|--------|-----------------------|------|
| Parameter                                                                                                                   | Symbol                             | Min                    | Max    | Unit                  | Note |
| Write leveling hold time from rising DQS,<br>$\overline{\text{DQS}}$ crossing to rising CK, $\overline{\text{CK}}$ crossing | t <sub>WLH</sub>                   | 0.13                   | -      | t <sub>ск</sub> (avg) |      |
| Write leveling output delay                                                                                                 | t <sub>wLO</sub>                   | 0                      | 9.5    | ns                    |      |
| Write leveling output error                                                                                                 | t <sub>WLOE</sub>                  | 0                      | 2      | ns                    |      |
|                                                                                                                             | CA                                 | Parity Timing          |        |                       |      |
| Commands not guaranteed to be executed during this time                                                                     | t <sub>par_</sub><br>unknown       | -                      | PL     | nCK                   |      |
| Delay from errant command to ALERT assertion                                                                                | t <sub>PAR_</sub><br>ALERT_ON      | -                      | PL+6ns | nCK                   |      |
| Pulse width of ALERT signal when asserted                                                                                   | t <sub>par_</sub><br>alert_pw      | 80                     | 160    | nCK                   |      |
| Timing from when Alert is asserted till<br>controller must start providing DES commands<br>in Persistent CA parity mode     | t <sub>par_</sub><br>alert_<br>rsp | -                      | 71     | nCK                   |      |
| Parity Latency                                                                                                              | PL                                 |                        | 5      | nCK                   |      |
|                                                                                                                             | CRC                                | Error Reporting        |        | •                     |      |
| CRC error to ALERT laterncy                                                                                                 | t <sub>crc_</sub>                  | 3                      | 13     | ns                    |      |
| CRC ALERT pulse width                                                                                                       | CRC_<br>ALERT_PW                   | 6                      | 10     | nCK                   |      |
|                                                                                                                             |                                    | ardown Timing          |        |                       |      |
| Exit RESET from CKE HIGH to a valid MRS geardown (T2/Reset)                                                                 | t <sub>XPR_</sub><br>gear          | t <sub>XPR</sub>       | -      |                       |      |
| CKE High Assert to Gear Down Enable time<br>(T2/CKE)                                                                        | txs_gear                           | t <sub>xs</sub>        | -      |                       |      |
| MRS command to Sync pulse time(T3)                                                                                          | t <sub>sync_</sub><br>gear         | t <sub>MOD</sub> +4nCK | -      |                       | 27   |
| Sync pulse to First valid command(T4)                                                                                       | t <sub>CMD_</sub><br>GEAR          | t <sub>MOD</sub>       | -      |                       | 27   |
| Geardown setup time                                                                                                         | t <sub>GEAR_</sub>                 | 2                      | -      | nCK                   |      |
| Geardown hold time                                                                                                          | t <sub>GEAR_</sub>                 | 2                      | -      | nCK                   |      |
|                                                                                                                             |                                    | t <sub>REFI</sub>      |        |                       |      |
| t <sub>RFC1</sub> (min)                                                                                                     | 4Gb                                | 260                    | -      | ns                    | 34   |
| t <sub>RFC2</sub> (min)                                                                                                     | 4Gb                                | 160                    | -      | ns                    | 34   |
| t <sub>BFC4</sub> (min)                                                                                                     | 4Gb                                | 110                    | -      | ns                    | 34   |

## Notes for AC Electrical Characteristics

- 1. Start of internal write transaction is defined as follows:
  - For BL8 (Fixed by MRS and on-the-fly) : Rising clock edge 4 clock cycles after WL.
  - For BC4 (on-the-fly) : Rising clock edge 4 clock cycles after WL.
  - For BC4 (fixed by MRS) : Rising clock edge 2 clock cycles after WL.
- 2. A separate timing parameter will cover the delay from write to read when CRC and DM are simultaneously enabled.
- 3. Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands.
- 4. t<sub>WR</sub> is defined in ns, for calculation of t<sub>WRPDEN</sub> it is necessary to round up t<sub>WR</sub>/t<sub>CK</sub> following rounding algorithm.
- 5. WR in clock cycles as programmed in MR0.
- 6. t<sub>REFI</sub> depends on TOPER.

TASHE

- 7. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down.
- For these parameters, the DDR4 SDRAM device supports t<sub>nPARAM</sub>[nCK]=RU{t<sub>PARAM</sub>[ns]/t<sub>CK</sub>(avg)[ns]}, which is in clock cycles assuming all input clock jitter specifications are satisfied.

**REYOND LIMITS** 

INTELLIGENT MEMORY

- 9. When CRC and DM are both enabled,  $t_{WR\_CRC\_DM}$  is used in place of  $t_{WR}$ .
- 10. When CRC and DM are both enabled,  $t_{\text{WTR}\_S\_CRC\_DM}$  is used in place of  $t_{\text{WTR}\_S}$ .
- 11. When CRC and DM are both enabled,  $t_{WTR\_L\_CRC\_DM}$  is used in place of  $t_{WTR\_L}$ .
- 12. The max values are system dependent.
- 13. DQ to DQS total timing per group where the total includes the sum of deterministic and random timing terms for a specified BER. BER spec and measurement method are TBD.
- 14. The deterministic component of the total timing. Measurement method TBD.
- 15. DQ to DQ static offset relative to strobe per group. Measurement method TBD.
- 16. This parameter will be characterized and guaranteed by design.
- 17. When the device is operated with the input clock jitter, this parameter needs to be derated by the actual t<sub>jit</sub>(per)\_total of the input clock. (output deratings are relative to the SDRAM input clock). Example TBD.
- 18. DRAM DBI mode is off.
- 19. DRAM DBI mode is enabled. Applicable to x8 DRAM only.
- 20. t<sub>QSL</sub> describes the instantaneous differential output low pulse width on DQS DQS, as measured from on falling edge to the next consecutive rising edge.
- 21. t<sub>QSH</sub> describes the instantaneous differential output high pulse width on DQS DQS, as measured from on falling edge to the next consecutive rising edge.
- 22. There is no maximum cycle time limit besides the need to satisfy the refresh interval t<sub>REFI</sub>.
- 23. t<sub>CH</sub>(abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge.
- 24. t<sub>cL</sub>(abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge.
- 25. Total jitter includes the sum of deterministic and random jitter terms for specified BER. BER target and measurement method are TBD.
- 26. The deterministic jitter component out of the total jitter. This parameter is characterized and guaranteed by design.
- 27. This parameter has to be even number of clocks.
- 28. When CRC and DM are both enabled, twR\_CRC\_DM is used in place of twR.
- 29. When CRC and DM are both enabled,  $t_{WTR_S_CRC_DM}$  is used in place of  $t_{WTR_S}$ .
- 30. When CRC and DM are both enabled,  $t_{\text{WTR}\_L\_\text{CRC}\_\text{DM}}$  is used in place of  $t_{\text{WTR}\_L}$
- 31. After CKE is registered LOW, CKE signal level shall be maintained below VILDC for t<sub>CKE</sub> specification (Low pulse width).
- 32. After CKE is registered HIGH, CKE signal level shall be maintained above VIHDC for t<sub>CKE</sub> specification (High pulse width).
- 33. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.
- 34. Parameters apply from t<sub>CK</sub>(avg)min to t<sub>CK</sub>(avg)max at all standard JEDEC clock period values as stated in the Speed Bin Tables.
- 35. This parameter must keep consistency with Speed Bin Tables.
- 36. DDR4-1600 AC timing apply if DRAM operates at lower than 1600 MT/s data rate. UI=t<sub>CK</sub>(avg).min/2
- 37. Applied when DRAM is in DLL ON mode.
- 38. Assume no jitter on input clock signals to the DRAM.
- 39. Value is only valid for RONNOM = 34 ohms.
- 40.  $1t_{CK}$  toggle mode with setting MR4:A11 to 0.



- 41. 2t<sub>CK</sub> toggle mode with setting MR4:A11 to 1, which is valid for DDR4-2400/2666/3200 speed grade.
- 42.  $1t_{CK}$  mode with setting MR4:A12 to 0.

TASHFF

- 43.  $2t_{CK}$  mode with setting MR4:A12 to 1, which is valid for DDR4-2400/2666/3200 speed grade.
- 44. The maximum read preamble is bounded by t<sub>LZ</sub>(DQS)min on the left side and t<sub>DQSCK</sub>(max) on the right side. Boundary of DQS Low-Z occur one cycle earlier in 2t<sub>CK</sub> toggle mode.
- 45. DQ falling signal middle-point of transferring from High to Low to first rising edge of DQS diff-signal cross-point.
- 46. Last falling edge of DQS diff-signal cross-point to DQ rising signal middle-point of transferring from Low to High.
- 47. V<sub>refDQ</sub> value must be set to either its midpoint or V<sub>cent\_DQ</sub>(midpoint) in order to capture DQ or DQL0 low level for entering PDA mode.
- 48. The maximum read postamble is bound by t<sub>DQSCK</sub>(min) plus t<sub>QSH</sub>(min) on the left side and t<sub>HZ</sub>(DQS)max on the right side.
- 49. Reference level of DQ output signal is specified with a midpoint as a widest part of Output signal eye which should be approximately  $0.7*V_{DDQ}$  as a center level of the static single-ended output peak-to-peak swing with a driver impedance of 34 ohms and an effective test load of 50 ohms to  $V_{TT} = V_{DDQ}$ .
- 50. For MR7 commands, the minimum delay to a subsequent non-MRS command is 5nCK.



## Package Diagram (x16)

## 96-Ball Fine Pitch Ball Grid Array Outline



NOTE: ALL DIMENSIONS ARE IN MILLIMETERS.



## **Revision History**

| Rev | History        | Release Date | Remark |
|-----|----------------|--------------|--------|
| 1.0 | Formal release | Sep. 2021    |        |